

# SBS 1.1-COMPLIANT GAS GAUGE and PROTECTION ENABLED WITH IMPEDANCE TRACK™

Check for Samples: bq20z95

#### **FEATURES**

- Next Generation Patented Impedance Track™
  Technology Accurately Measures Available
  Charge in Li-Ion and Li-Polymer Batteries
  - Better Than 1% Error Over Lifetime of the Battery
- Supports the Smart Battery Specification SBS V1.1
- Flexible Configuration for 2-Series to 4-Series Li-lon and Li-Polymer Cells
- Powerful 8-Bit RISC CPU With Ultra-Low Power Modes
- Full Array of Programmable Protection Features
  - Voltage, Current, and Temperature
- Supports SHA-1 Authentication
- Complete Battery Protection and Gas Gauge Solution in One Package
- Small 44-Pin TSSOP (DBT) Package

#### **APPLICATIONS**

- Notebook PCs
- Medical and Test Equipment
- Portable Instrumentation

# **DESCRIPTION**

The bg20z95 SBS-compliant gas gauge and protection IC is a single IC solution designed for battery-pack or in-system installation. The bg20z95 measures and maintains an accurate record of available charge in Li-Ion or Li-Polymer batteries its integrated high-performance using analog peripherals, monitors capacity change, battery impedance, open-circuit voltage, and other critical parameters of the battery pack as well and reports the information to the system host controller over a Together serial-communication bus. integrated analog front-end (AFE) short-circuit and overload protection, the bq20z95 maximizes functionality and safety while minimizing external component count, cost, and size in smart battery circuits.

The implemented Impedance Track™ gas gauging technology continuously analyzes the battery impedance, resulting in superior gas-gauging accuracy. This enables remaining capacity to be calculated with discharge rate, temperature, and cell aging all accounted for during each stage of every cycle with high accuracy.

#### Table 1. AVAILABLE OPTIONS

| т.            | PACH                      | (AGE <sup>(1)</sup>              |
|---------------|---------------------------|----------------------------------|
| I'A           | 44-PIN TSSOP (DBT) Tube   | 44-PIN TSSOP (DBT) Tape and Reel |
| -40°C to 85°C | bq20z95DBT <sup>(2)</sup> | bq20z95DBTR <sup>(3)</sup>       |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

- (2) A single tube quantity is 50 units.
- (3) A single reel quantity is 2000 units.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### SYSTEM PARTITIONING DIAGRAM



#### bq20z95 DBT Package (TOP VIEW)





#### **TERMINAL FUNCTIONS**

| TEF | RMINAL | (4)                | TERMINAL FUNCTIONS                                                                                                                                                                             |
|-----|--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME   | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                    |
| 1   | DSG    | 0                  | High-side N-chan discharge FET gate drive                                                                                                                                                      |
| 2   | PACK   | IA, P              | Battery pack input voltage sense input. It also serves as device wake up when device is in SHUTDOWN mode.                                                                                      |
| 3   | vcc    | Р                  | Positive device supply input. Connect to the center connection of the CHG FET and DSG FET to ensure device supply either from battery stack or battery pack input.                             |
| 4   | ZVCHG  | 0                  | P-chan pre-charge FET gate drive                                                                                                                                                               |
| 5   | GPOD   | OD                 | High voltage general purpose open drain output. Can be configured to be used in pre-charge condition.                                                                                          |
| 6   | PMS    | 1                  | PRE-CHARGE mode setting input. Connect to PACK to enable 0-V pre-charge using charge FET connected at CHG pin. Connect to VSS to disable 0-V pre-charge using charge FET connected at CHG pin. |
| 7   | VSS    | Р                  | Negative device power supply input. Connect all VSS pins together for operation of device.                                                                                                     |
| 8   | REG33  | Р                  | 3.3-V regulator output. Connect at least a 2.2-µF capacitor to REG33 and VSS.                                                                                                                  |
| 9   | TOUT   | Р                  | Thermistor bias supply output                                                                                                                                                                  |
| 10  | VCELL+ | _                  | Internal cell voltage multiplexer and amplifier output. Connect a 0.1-µF capacitor to VCELL+ and VSS.                                                                                          |
| 11  | ALERT  | I/OD               | Alert output. In case of short circuit condition, overload condition and watchdog time out this pin will be triggered.                                                                         |
| 12  | NC     | _                  | Not connected                                                                                                                                                                                  |
| 13  | TS1    | IA                 | Temperature sensor 1 input                                                                                                                                                                     |
| 14  | TS2    | IA                 | Temperature sensor 2 input                                                                                                                                                                     |
| 15  | PRES   | I/OD               | System/Host present input                                                                                                                                                                      |
| 16  | PFIN   | I/OD               | Fuse blow detection input                                                                                                                                                                      |
| 17  | SAFE   | I/OD               | Blow fuse signal output                                                                                                                                                                        |
| 18  | SMBD   | I/OD               | SMBus data line                                                                                                                                                                                |
| 19  | NC     | _                  | Not connected                                                                                                                                                                                  |
| 20  | SMBC   | I/OD               | SMBus clock line                                                                                                                                                                               |
| 21  | DISP   | I/OD               | Display enable input                                                                                                                                                                           |
| 22  | VSS    | Р                  | Negative device power supply input. Connect all VSS pins together for operation of device.                                                                                                     |
| 23  | LED1   | I                  | LED 1 current sink input                                                                                                                                                                       |
| 24  | LED2   | I                  | LED 2 current sink input                                                                                                                                                                       |
| 25  | LED3   | I                  | LED 3 current sink input                                                                                                                                                                       |
| 26  | LED4   | I                  | LED 4 current sink input                                                                                                                                                                       |
| 27  | LED5   | I                  | LED 5 current sink input                                                                                                                                                                       |
| 28  | GSRP   | IA                 | Coulomb counter differential input. Connect to one side of the sense resistor.                                                                                                                 |
| 29  | GSRN   | IA                 | Coulomb counter differential input. Connect to one side of the sense resistor.                                                                                                                 |
| 30  | MRST   | I                  | Reset input for internal CPU core. Connect to RESET for correct operation of device.                                                                                                           |
| 31  | VSS    | Р                  | Negative device power supply input. Connect all VSS pins together for operation of device.                                                                                                     |
| 32  | REG25  | Р                  | 2.5-V regulator output. Connect at least a 1-µF capacitor to REG25 and VSS.                                                                                                                    |
| 33  | RBI    | Р                  | RAM backup input. Connect a capacitor to this pin and VSS to protect loss of RAM data in case of short circuit condition.                                                                      |
| 34  | VSS    | Р                  | Negative device power supply input. Connect all VSS pins together for operation of device.                                                                                                     |
| 35  | RESET  | 0                  | Reset output. Connect to MSRT.                                                                                                                                                                 |
| 36  | ASRN   | IA                 | Short circuit and overload detection differential input. Connect to sense resistor.                                                                                                            |
| 37  | ASRP   | IA                 | Short circuit and overload detection differential input. Connect to sense resistor.                                                                                                            |
| 38  | VC5    | IA, P              | Cell voltage sense input and cell balancing input for the negative voltage of the bottom cell in cell stack.                                                                                   |
| 39  | VC4    | IA, P              | Cell voltage sense input and cell balancing input for the positive voltage of the bottom cell and the negative voltage of the second lowest cell in cell stack.                                |

(1) I = Input, IA = Analog input, I/O = Input/output, I/OD = Input/Open-drain output, O = Output, OA = Analog output, P = Power



# **TERMINAL FUNCTIONS (continued)**

| TEI | RMINAL       | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                             |  |  |  |
|-----|--------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO. | NAME         | 1/0                | DESCRIPTION                                                                                                                                                                                                             |  |  |  |
| 40  | VC3          | IA, P              | Cell voltage sense input and cell balancing input for the positive voltage of the second lowest cell in cell stack and the negative voltage of the second highest cell in 4-series cell applications.                   |  |  |  |
| 41  | VC2          | IA, P              | Cell voltage sense input and cell balancing input for the positive voltage of the second highest cell and the negative voltage of the highest cell in 4 cell applications. Connect to VC3 in 2-cell stack applications. |  |  |  |
| 42  | 42 VC1 IA, P |                    | Cell voltage sense input and cell balancing input for the positive voltage of the highest cell in cell stack in 4-cell applications. Connect to VC2 in 3- or 2-series cell applications.                                |  |  |  |
| 43  | BAT          | I, P               | Battery stack voltage sense input                                                                                                                                                                                       |  |  |  |
| 44  | CHG          | 0                  | High side N-chan charge FET gate drive                                                                                                                                                                                  |  |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

Over Operating Free-Air Temperature (unless otherwise noted) (1)

|                  | DESCRIPTION                                  | PIN                                                     | UNIT                                            |
|------------------|----------------------------------------------|---------------------------------------------------------|-------------------------------------------------|
|                  |                                              | VBAT, VCC                                               | -0.3 V to 34 V                                  |
|                  |                                              | PACK, PMS                                               | –0.3 V to 34 V                                  |
| $V_{SS}$         | Supply voltage range                         | VC(n)-VC(n+1); n = 1, 2, 3, 4                           | –0.3 V to 8.5 V                                 |
|                  |                                              | VC1, VC2, VC3, VC4                                      | –0.3 V to 34 V                                  |
|                  |                                              | VC5                                                     | –0.3 V to 1 V                                   |
|                  |                                              | PFIN, SMBD, SMBC, LED1, LED2, LED3, LED4, LED5, DISP    | -0.3 V to 6 V                                   |
| V <sub>IN</sub>  | Input voltage range                          | TS1, TS2, SAFE, VCELL+, PRES;                           | -0.3 V to V <sub>(REG25)</sub> + 0.3 V          |
|                  |                                              | MRST, GSRN, GSRP, RBI                                   | $-0.3 \text{ V to V}_{(REG25)} + 0.3 \text{ V}$ |
|                  |                                              | ASRN, ASRP                                              | −1 V to 1 V                                     |
|                  |                                              | DSG, CHG, GPOD                                          | –0.3 V to 34 V                                  |
|                  |                                              | ZVCHG                                                   | –0.3 V to V <sub>(BAT)</sub>                    |
| $V_{OUT}$        | Output voltage range                         | TOUT, ALERT, REG33                                      | –0.3 V to 6 V                                   |
|                  |                                              | RESET                                                   | –0.3 V to 7 V                                   |
|                  |                                              | REG25                                                   | −0.3 V to 2.75 V                                |
| I <sub>SS</sub>  | Maximum combined sink current for input pins | PRES, PFIN, SMBD, SMBC, LED5,<br>LED4, LED3, LED2, LED1 | 50 mA                                           |
| $T_A$            | Operating free-air temperature range         |                                                         | -40°C to 85°C                                   |
| T <sub>F</sub>   | Functional temperature                       |                                                         | -40°C to 100°C                                  |
| T <sub>stg</sub> | Storage temperature range                    |                                                         | –65°C to 150°C                                  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                | PIN                          | MIN  | NOM | MAX              | UNIT |
|------------------------|------------------------------------------|------------------------------|------|-----|------------------|------|
| V <sub>SS</sub>        | Supply voltage                           | VCC, VBAT                    | 4.5  |     | 25               | V    |
| V <sub>(STARTUP)</sub> | Minimum startup voltage                  | VCC, BAT, PACK               | 5.5  |     |                  | V    |
|                        |                                          | VC(n) - VC(n+1); n = 1,2,3,4 | 0    |     | 5                | V    |
|                        |                                          | VC1, VC2, VC3, VC4           | 0    |     | V <sub>SUP</sub> | V    |
| $V_{IN}$               | Input Voltage Range                      | VC5                          | 0    |     | 0.5              | V    |
|                        |                                          | ASRN, ASRP                   | -0.5 |     | 0.5              | V    |
|                        |                                          | PACK, PMS                    | 0    |     | 25               | V    |
| V <sub>(GPOD)</sub>    | Output Voltage Range                     | GPOD                         | 0    |     | 25               | V    |
| A <sub>(GPOD)</sub>    | Drain Current <sup>(1)</sup>             | GPOD                         |      |     | 1                | mA   |
| C <sub>(REG25)</sub>   | 2.5-V LDO Capacitor                      | REG25                        | 1    |     |                  | μF   |
| C <sub>(REG33)</sub>   | 3.3-V LDO Capacitor                      | REG33                        | 2.2  |     |                  | μF   |
| C <sub>(VCELL+)</sub>  | Cell Voltage Output Capacitor            | VCELL+                       | 0.1  |     |                  | μF   |
| C <sub>(PACK)</sub>    | PACK input block resistor <sup>(2)</sup> | PACK                         | 1    |     |                  | kΩ   |

<sup>(1)</sup> Use an external resistor to limit the current to GPOD to 1mA in high voltage application.

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted),  $T_A = -40^{\circ}\text{C}$  to 85°C,  $V_{(REG25)} = 2.41 \text{ V}$  to 2.59 V,  $V_{(BAT)} = 14 \text{ V}$ ,  $C_{(REG25)} = 1 \mu\text{F}$ ,  $C_{(REG33)} = 2.2 \mu\text{F}$ ; typical values at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                         | PARAMETER                                                                                       | TEST CONDITIONS                                                                                                                                                                        | MIN  | TYP  | MAX  | UNIT |
|-------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| SUPPLY CUR              | RENT                                                                                            |                                                                                                                                                                                        | 1    |      |      |      |
| I <sub>(NORMAL)</sub>   | Firmware running                                                                                |                                                                                                                                                                                        |      | 550  |      | μA   |
|                         | SLEEP Mode                                                                                      | CHG FET on; DSG FET on                                                                                                                                                                 |      | 124  |      | μΑ   |
| I <sub>(SLEEP)</sub>    |                                                                                                 | CHG FET off; DSG FET on                                                                                                                                                                |      | 90   |      | μΑ   |
|                         |                                                                                                 | CHG FET off; DSG FET off                                                                                                                                                               |      | 52   |      | μΑ   |
| I <sub>(SHUTDOWN)</sub> | SHUTDOWN Mode                                                                                   |                                                                                                                                                                                        |      | 0.1  | 1    | μΑ   |
| SHUTDOWN V              | VAKE; T <sub>A</sub> = 25°C (unless otherwise no                                                | ted)                                                                                                                                                                                   |      |      |      | ,    |
| I <sub>(PACK)</sub>     | Shutdown exit at V <sub>STARTUP</sub> threshold                                                 |                                                                                                                                                                                        |      |      | 1    | μΑ   |
| SRx WAKE FF             | ROM SLEEP; T <sub>A</sub> = 25°C (unless otherwi                                                | se noted)                                                                                                                                                                              |      |      |      |      |
| V <sub>(WAKE)</sub>     | Positive or negative wake threshold with 1.00 mV, 2.25 mV, 4.5 mV and 9 mV programmable options |                                                                                                                                                                                        | 1.25 |      | 10   | mV   |
|                         |                                                                                                 | V <sub>(WAKE)</sub> = 1 mV;<br>I <sub>(WAKE)</sub> = 0, RSNS1 = 0, RSNS0 = 1                                                                                                           | -0.7 |      | 0.7  |      |
| V                       | Accuracy of V <sub>(WAKE)</sub>                                                                 | $ \begin{aligned} & V_{(WAKE)} = 2.25 \text{ mV}; \\ & I_{(WAKE)} = 1, \text{ RSNS1} = 0, \text{ RSNS0} = 1; \\ & I_{(WAKE)} = 0, \text{ RSNS1} = 1, \text{ RSNS0} = 0 \end{aligned} $ | -0.8 |      | 0.8  | mV   |
| V <sub>(WAKE_ACR)</sub> |                                                                                                 | $ \begin{aligned} & V_{(WAKE)} = 4.5 \text{ mV}; \\ & I_{(WAKE)} = 1, \text{ RSNS1} = 1, \text{ RSNS0} = 1; \\ & I_{(WAKE)} = 0, \text{ RSNS1} = 1, \text{ RSNS0} = 0 \end{aligned} $  | -1.0 |      | 1.0  | IIIV |
|                         |                                                                                                 | $V_{\text{(WAKE)}} = 9 \text{ mV};$<br>$I_{\text{(WAKE)}} = 1, \text{ RSNS1} = 1, \text{ RSNS0} = 1$                                                                                   | -1.4 |      | 1.4  |      |
| V <sub>(WAKE_TCO)</sub> | Temperature drift of $V_{(WAKE)}$ accuracy                                                      |                                                                                                                                                                                        |      | 0.5  |      | %/°C |
| t <sub>(WAKE)</sub>     | Time from application of current and wake of bq20z95                                            |                                                                                                                                                                                        |      | 1    | 10   | ms   |
| POWER-ON R              | ESET                                                                                            |                                                                                                                                                                                        |      |      |      |      |
| V <sub>IT</sub>         | Negative-going voltage input                                                                    | Voltage at REG25 pin                                                                                                                                                                   | 1.70 | 1.80 | 1.90 | V    |
| V <sub>hys</sub>        | Hysteresis                                                                                      | $V_{IT+} - V_{IT-}$                                                                                                                                                                    | 50   | 150  | 250  | mV   |
| t <sub>RST</sub>        | RESET active low time                                                                           | Active low time after power up or watchdog reset                                                                                                                                       | 100  | 250  | 560  | μs   |
| WATCHDOG 1              | <b>TIMER</b>                                                                                    |                                                                                                                                                                                        |      |      |      | -    |
| t <sub>WDTINT</sub>     | Watchdog start up detect time                                                                   |                                                                                                                                                                                        | 250  | 500  | 1000 | ms   |

Copyright © 2007–2013, Texas Instruments Incorporated

<sup>(2)</sup> Use an external resistor to limit the inrush current PACK pin required.



# **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range (unless otherwise noted),  $T_A = -40^{\circ}\text{C}$  to 85°C,  $V_{(REG25)} = 2.41 \text{ V}$  to 2.59 V,  $V_{(BAT)} = 14 \text{ V}$ ,  $C_{(REG25)} = 1 \text{ }\mu\text{F}$ ,  $C_{(REG33)} = 2.2 \text{ }\mu\text{F}$ ; typical values at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                               | PARAMETER                                                    | TEST CONDITIONS                                                                                                                        | MIN                                     | TYP                    | MAX                                   | UNIT |
|-------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------|---------------------------------------|------|
| t <sub>WDWT</sub>             | Watchdog detect time                                         |                                                                                                                                        | 50                                      | 100                    | 150                                   | μs   |
| 2.5V LDO; I <sub>(REG</sub>   | <sub>933OUT)</sub> = 0 mA; T <sub>A</sub> = 25°C (unless ot  | herwise noted)                                                                                                                         |                                         |                        |                                       |      |
| V <sub>(REG25)</sub>          | Regulator output voltage                                     | 4.5 < VCC or BAT < 25 V;<br>$I_{(REG25OUT)} \le 16 \text{ mA};$<br>$T_A = -40^{\circ}\text{C}$ to 100°C                                | 2.41                                    | 2.5                    | 2.59                                  | V    |
| $\Delta V_{(REG25TEMP)}$      | Regulator output change with temperature                     | I <sub>(REG250UT)</sub> = 2 mA;<br>T <sub>A</sub> = -40°C to 100°C                                                                     |                                         | ±0.2                   |                                       | %    |
| $\Delta V_{(REG25LINE)}$      | Line regulation                                              | 5.4 < VCC or BAT < 25 V;<br>I <sub>(REG25OUT)</sub> = 2 mA                                                                             |                                         | 3                      | 10                                    | mV   |
| ۸٧                            | Load Regulation                                              | $0.2 \text{ mA} \le I_{(REG25OUT)} \le 2 \text{ mA}$                                                                                   |                                         | 7                      | 25                                    | mV   |
| ΔV <sub>(REG25LOAD)</sub>     | Load Regulation                                              | $0.2 \text{ mA} \le I_{(REG25OUT)} \le 16 \text{ mA}$                                                                                  |                                         | 25                     | 50                                    | IIIV |
| I <sub>(REG25MAX)</sub>       | Current Limit                                                | Drawing current until<br>REG25 = 2 V to 0 V                                                                                            | 5                                       | 40                     | 75                                    | mA   |
| 3.3V LDO; I <sub>(REG</sub>   | $_{\text{G25OUT})}$ = 0 mA; $T_{\text{A}}$ = 25°C (unless of | herwise noted)                                                                                                                         |                                         |                        |                                       |      |
| V <sub>(REG33)</sub>          | Regulator output voltage                                     | 4.5 < VCC or BAT < 25 V;<br>$I_{(REG330UT)} \le 25 \text{ mA};$<br>$T_A = -40^{\circ}\text{C}$ to 100°C                                | 3                                       | 3.3                    | 3.6                                   | V    |
| $\Delta V_{(REG33TEMP)}$      | Regulator output change with temperature                     | $I_{(REG33OUT)} = 2 \text{ mA};$<br>$T_A = -40^{\circ}\text{C} \text{ to } 100^{\circ}\text{C}$                                        |                                         | ±0.2                   |                                       | %    |
| $\Delta V_{(REG33LINE)}$      | Line regulation                                              | 5.4 < VCC or BAT < 25 V;<br>I <sub>(REG33OUT)</sub> = 2 mA                                                                             |                                         | 3                      | 10                                    | mV   |
| ΔV <sub>(REG33LOAD)</sub>     | Load Regulation                                              | 0.2 mA ≤ I <sub>(REG33OUT)</sub> ≤ 2 mA                                                                                                |                                         | 7                      | 17                                    | mV   |
| — (REG33LOAD)                 |                                                              | 0.2mA ≤ I <sub>(REG33OUT)</sub> ≤ 25 mA                                                                                                |                                         | 40                     | 100                                   |      |
| I <sub>(REG33MAX)</sub>       | Current Limit                                                | Drawing current until REG33 = 3 V                                                                                                      | awing current until REG33 = 3 V 25 100  | 145                    | mA                                    |      |
|                               |                                                              | Short REG33 to VSS, REG33 = 0 V                                                                                                        | 12                                      |                        | 65                                    |      |
| THERMISTOR                    |                                                              |                                                                                                                                        |                                         |                        |                                       |      |
| V <sub>(TOUT)</sub>           | Output voltage                                               | I <sub>(TOUT)</sub> = 0 mA; T <sub>A</sub> = 25°C                                                                                      |                                         | V <sub>(REG25)</sub>   |                                       | V    |
| R <sub>DS(on)</sub>           | TOUT pass element resistance                                 | $I_{(TOUT)} = 1 \text{ mA; } R_{DS(on)} = (V_{(REG25)} - V_{(TOUT)})/1 \text{ mA; } T_A = -40^{\circ}\text{C to } 100^{\circ}\text{C}$ |                                         | 50                     | 100                                   | Ω    |
| VCELL+ HIGH                   | VOLTAGE TRANSLATION                                          |                                                                                                                                        |                                         |                        |                                       |      |
| V <sub>(VCELL+OUT)</sub>      |                                                              | VC(n) - VC(n+1) = 0 V;<br>$T_A = -40^{\circ}C \text{ to } 100^{\circ}C$                                                                | 0.950                                   | 0.975                  | 1                                     |      |
| - (VCELL+OOT)                 |                                                              | VC(n) - VC(n+1) = 4.5 V;<br>$T_A = -40^{\circ}C \text{ to } 100^{\circ}C$                                                              | 0.275                                   | 0.3                    | 0.375                                 |      |
| $V_{(VCELL+REF)}$             | Translation output                                           | internal AFE reference voltage;<br>$T_A = -40^{\circ}\text{C}$ to 100°C                                                                | 0.965                                   | 0.975                  | 0.985                                 | V    |
| V <sub>(VCELL+PACK)</sub>     |                                                              | Voltage at PACK pin;<br>T <sub>A</sub> = -40°C to 100°C                                                                                | 0.98 x<br>V <sub>(PACK)</sub> /1<br>8   | V <sub>(PACK)</sub> /1 | 1.02 ×<br>V <sub>(PACK)</sub> /1<br>8 |      |
| V <sub>(VCELL+BAT)</sub>      |                                                              | Voltage at BAT pin;<br>$T_A = -40$ °C to 100°C                                                                                         | 0.98 <b>x</b><br>V <sub>(BAT)</sub> /18 | V <sub>(BAT)</sub> /18 | 1.02 ×<br>V <sub>(BAT)</sub> /18      |      |
| CMMR                          | Common mode rejection ratio                                  | VCELL+                                                                                                                                 | 40                                      |                        |                                       | dB   |
|                               |                                                              | K= {VCELL+ output (VC5=0 V; VC4=4.5 V) $-$ VCELL+ output (VC5=0 V; VC4=0 V)}/4.5                                                       | 0.147                                   | 0.150                  | 0.153                                 |      |
| K                             | Cell scale factor                                            | K= {VCELL+ output (VC2=13.5V; VC1=18 V) - VCELL+ output (VC5=13.5 V; VC1=13.5 V)}/4.5                                                  | 0.147                                   | 0.150                  | 0.153                                 |      |
| I <sub>(VCELL+OUT)</sub>      | Drive Current to VCELL+ capacitor                            | $VC(n) - VC(n+1) = 0V$ ; $VCELL+ = 0 V$ ; $T_A = -40^{\circ}C$ to $100^{\circ}C$                                                       | 12                                      | 18                     |                                       | μA   |
| V <sub>(VCELL+O)</sub>        | CELL offset error                                            | CELL output (VC2 = VC1 = 18 V) – CELL output (VC2 = VC1 = 0 V)                                                                         | -18                                     | -1                     | 18                                    | mV   |
| I <sub>VCnL</sub> CELL BALANC | VC(n) pin leakage current                                    | VC1, VC2, VC3, VC4, VC5 = 3 V                                                                                                          | -1                                      | 0.01                   | 1                                     | μA   |
| R <sub>BAL</sub>              | Internal cell balancing FET resistance                       | $R_{DS(on)}$ for internal FET switch at $V_{DS} = 2 \text{ V}$ ; $T_A = 25^{\circ}\text{C}$                                            | 200                                     | 400                    | 600                                   | Ω    |
|                               |                                                              | _ == · · · · · · ·                                                                                                                     | 1                                       |                        |                                       |      |

Submit Documentation Feedback

Copyright © 2007–2013, Texas Instruments Incorporated



# **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range (unless otherwise noted),  $T_A = -40^{\circ}\text{C}$  to 85°C,  $V_{(REG25)} = 2.41 \text{ V}$  to 2.59 V,  $V_{(BAT)} = 14 \text{ V}$ ,  $C_{(REG25)} = 1 \text{ }\mu\text{F}$ ,  $C_{(REG33)} = 2.2 \text{ }\mu\text{F}$ ; typical values at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                        | PARAMETER                                        | TEST CONDITIONS                                                                                                                                | MIN                   | TYP    | MAX   | UNIT         |
|------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|-------|--------------|
| HARDWARE S             | SHORT CIRCUIT AND OVERLOAD PRO                   | OTECTION; T <sub>A</sub> = 25°C (unless otherwise noted)                                                                                       |                       |        |       |              |
|                        |                                                  | V <sub>OL</sub> = 25 mV (min)                                                                                                                  | 15                    | 25     | 35    |              |
| $V_{(OL)}$             | OL detection threshold voltage<br>accuracy       | V <sub>OL</sub> = 100 mV; RSNS = 0, 1                                                                                                          | 90                    | 100    | 110   | mV           |
|                        | accuracy                                         | V <sub>OL</sub> = 205 mV (max)                                                                                                                 | 185                   | 205    | 225   |              |
|                        |                                                  | V <sub>(SCC)</sub> = 50 mV (min)                                                                                                               | 30                    | 50     | 70    |              |
| $V_{(SCC)}$            | SCC detection threshold voltage                  | V <sub>(SCC)</sub> = 200 mV; RSNS = 0, 1                                                                                                       | 180                   | 200    | 220   | mV           |
| (/                     | accuracy                                         | V <sub>(SCC)</sub> = 475 mV (max)                                                                                                              | 428                   | 475    | 523   |              |
|                        |                                                  | $V_{(SCD)} = -50 \text{ mV (min)}$                                                                                                             | -30                   | -50    | -70   |              |
| V <sub>(SCD)</sub>     | SCD detection threshold voltage                  | $V_{(SCD)} = -200 \text{ mV; RSNS} = 0, 1$                                                                                                     | -180                  | -200   | -220  | mV           |
| (005)                  | accuracy                                         | $V_{(SCD)} = -475 \text{ mV (max)}$                                                                                                            | -428                  | -475   | -523  |              |
| t <sub>da</sub>        | Delay time accuracy                              | (665)                                                                                                                                          |                       | ±15.25 |       | μs           |
| t <sub>pd</sub>        | Protection circuit propagation delay             |                                                                                                                                                |                       | 50     |       | μs           |
|                        | RCUIT; T <sub>A</sub> = 25°C (unless otherwise n | oted)                                                                                                                                          |                       |        |       | μο           |
|                        |                                                  | $V_{(DSGON)} = V_{(DSG)} - V_{(PACK)}$ ; $V_{(GS)} = 10 \text{ M}\Omega$ ; DSG and                                                             |                       |        |       |              |
| V <sub>(DSGON)</sub>   | DSG pin output on voltage                        | CHG on;<br>T <sub>A</sub> = -40°C to 100°C                                                                                                     | 8                     | 12     | 16    | V            |
| $V_{(CHGON)}$          | CHG pin output on voltage                        | $V_{(CHGON)}=V_{(CHG)}-V_{(BAT)};~V_{(GS)}$ = 10 M $\Omega;$ DSG and CHG on; $T_A=-40^{\circ}C$ to 100°C                                       | 8                     | 12     | 16    | V            |
| V <sub>(DSGOFF)</sub>  | DSG pin output off voltage                       | $V_{(DSGOFF)} = V_{(DSG)} - V_{(PACK)}$                                                                                                        |                       |        | 0.2   | V            |
| V <sub>(CHGOFF)</sub>  | CHG pin output off voltage                       | $V_{(CHGOFF)} = V_{(CHG)} - V_{(BAT)}$                                                                                                         |                       |        | 0.2   | V            |
|                        | Rise time                                        | $C_L = 4700 \text{ pF}; V_{(PACK)} \le DSG \le V_{(PACK)} + 4V$                                                                                |                       | 400    | 1000  |              |
| t <sub>r</sub>         |                                                  | $C_{L}$ = 4700 pF; $V_{(BAT)} \le CHG \le V_{(BAT)} + 4V$                                                                                      |                       | 400    | 1000  | μs           |
|                        | Fall time                                        | $C_L$ = 4700pF; $V_{(PACK)} + V_{(DSGON)} \le DSG \le V_{(PACK)} + 1V$                                                                         |                       | 40     | 200   |              |
| $t_f$                  |                                                  | $C_L$ = 4700 pF; $V_{(BAT)} + V_{(CHGON)} \le CHG \le V_{(BAT)} + 1 V$                                                                         |                       | 40     | 200   | μs           |
| V <sub>(ZVCHG)</sub>   | ZVCHG clamp voltage                              | BAT = 4.5 V                                                                                                                                    | 3.3                   | 3.5    | 3.7   | V            |
|                        | 40°C to 100°C (unless otherwise note             | d)                                                                                                                                             | I                     |        |       | 1            |
|                        | •                                                | ALERT                                                                                                                                          | 60                    | 100    | 200   |              |
| $R_{(PULLUP)}$         | Internal pullup resistance                       | RESET                                                                                                                                          | 1                     | 3      | 6     | kΩ           |
|                        |                                                  | ALERT                                                                                                                                          |                       |        | 0.2   |              |
| $V_{OL}$               | Logic low output voltage level                   | $\overline{\text{RESET}}$ ; $V_{\text{(BAT)}} = 7V$ ; $V_{\text{(REG25)}} = 1.5 \text{ V}$ ; $I_{\overline{\text{(RESET)}}} = 200 \mu\text{A}$ |                       |        | 0.4   | V            |
| OL                     |                                                  | GPOD; $I_{\text{(GPOD)}} = 50 \mu\text{A}$                                                                                                     |                       |        | 0.6   |              |
| OGIC SMBC.             | , SMBD, PFIN, PRES, SAFE, ALERT                  | / (Grob) P                                                                                                                                     |                       |        |       |              |
| V <sub>IH</sub>        | High-level input voltage                         |                                                                                                                                                | 2.0                   |        |       | V            |
| V <sub>IL</sub>        | Low-level input voltage                          |                                                                                                                                                |                       |        | 0.8   | V            |
| V <sub>OH</sub>        | Output voltage high <sup>(1)</sup>               | I <sub>L</sub> = -0.5 mA                                                                                                                       | V <sub>REG25</sub> -0 |        | 0.0   | V            |
| V <sub>OL</sub>        | Low-level output voltage                         | PRES, PFIN, ALERT, I <sub>L</sub> = 7 mA;                                                                                                      | _                     |        | 0.4   | V            |
| C <sub>I</sub>         | Input capacitance                                | -7 7 7 2 7                                                                                                                                     |                       | 5      |       | pF           |
| I <sub>(SAFE)</sub>    | SAFE source currents                             | SAFE active, SAFE = V <sub>(REG25)</sub> -0.6 V                                                                                                | -3                    |        |       | mA           |
| I <sub>lkg(SAFE)</sub> | SAFE leakage current                             | SAFE inactive                                                                                                                                  | -0.2                  |        | 0.2   | μΑ           |
|                        | Input leakage current                            |                                                                                                                                                | 0.2                   |        | 1     | μA           |
| I <sub>lkg</sub>       | par ioanago oarront                              |                                                                                                                                                |                       |        | •     | μΛ           |
| •                      | Input voltage range                              | TS1, TS2, using Internal V <sub>ref</sub>                                                                                                      | -0.2                  |        | 1     | V            |
|                        | Conversion time                                  | 101, 102, doing internal viet                                                                                                                  | 0.2                   | 31.5   | 1     | ms           |
|                        | Resolution (no missing codes)                    |                                                                                                                                                | 16                    | 31.3   |       |              |
|                        |                                                  |                                                                                                                                                | 14                    | 15     |       | bits         |
|                        | Effective resolution                             |                                                                                                                                                | 14                    | 10     | .0.00 | bits<br>%FSR |
|                        | Integral nonlinearity                            |                                                                                                                                                | 1                     |        | ±0.03 | %F5R         |

- (1) RC[0:7] bus
- (2) Unless otherwise specified, the specification limits are valid at all measurement speed modes.
- (3) Full-scale reference



# **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range (unless otherwise noted),  $T_A = -40^{\circ}\text{C}$  to 85°C,  $V_{(REG25)} = 2.41 \text{ V}$  to 2.59 V,  $V_{(BAT)} = 14 \text{ V}$ ,  $C_{(REG25)} = 1 \,\mu\text{F}$ ,  $C_{(REG33)} = 2.2 \,\mu\text{F}$ ; typical values at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                     | PARAMETER                                  | TEST CONDITIONS               | MIN                                           | TYP    | MAX    | UNIT   |
|---------------------|--------------------------------------------|-------------------------------|-----------------------------------------------|--------|--------|--------|
|                     | Offset error <sup>(4)</sup>                |                               |                                               | 140    | 250    | μV     |
|                     | Offset error drift <sup>(4)</sup>          | T <sub>A</sub> = 25°C to 85°C |                                               | 2.5    | 18     | μV/°C  |
|                     | Full-scale error <sup>(5)</sup>            |                               |                                               | ±0.1%  | ±0.7%  |        |
|                     | Full-scale error drift                     |                               |                                               | 50     |        | PPM/°C |
|                     | Effective input resistance <sup>(6)</sup>  |                               | 8                                             |        |        | ΜΩ     |
| COULOMB CO          | OUNTER                                     | '                             | "                                             |        |        | 1      |
|                     | Input voltage range                        |                               | -0.20                                         |        | 0.20   | V      |
|                     | Conversion time                            | Single conversion             |                                               | 250    |        | ms     |
|                     | Effective resolution                       | Single conversion             | 15                                            |        |        | bits   |
|                     |                                            | -0.1 V to 0.20 V              |                                               | ±0.007 | ±0.034 |        |
|                     | Integral nonlinearity                      | -0.20 V to -0.1 V             |                                               | ±0.007 |        | %FSR   |
|                     | Offset error (7)                           | T <sub>A</sub> = 25°C to 85°C |                                               | 10     |        | μV     |
|                     | Offset error drift                         |                               |                                               | 0.4    | 2.45   | μV/°C  |
|                     | Full-scale error <sup>(8)</sup> (9)        |                               |                                               | ±0.35% |        |        |
|                     | Full-scale error drift                     |                               |                                               | 150    |        | PPM/°C |
|                     | Effective input resistance <sup>(10)</sup> | T <sub>A</sub> = 25°C to 85°C | 2.5                                           |        |        | ΜΩ     |
| INTERNAL TE         | MPERATURE SENSOR                           | '                             | <u>, , , , , , , , , , , , , , , , , , , </u> |        |        |        |
| V <sub>(TEMP)</sub> | Temperature sensor voltage <sup>(11)</sup> |                               |                                               | -2.0   |        | mV/°C  |
| VOLTAGE RE          |                                            | -                             | *                                             |        |        | +      |
|                     | Output voltage                             |                               | 1.215                                         | 1.225  | 1.230  | V      |
|                     | Output voltage drift                       |                               |                                               | 65     |        | PPM/°C |
| HIGH FREQU          | ENCY OSCILLATOR                            | '                             | "                                             |        |        | 1      |
| f <sub>(OSC)</sub>  | Operating frequency                        |                               |                                               | 4.194  |        | MHz    |
|                     | - (12) (13)                                |                               | -3%                                           | 0.25%  | 3%     |        |
| $f_{(EIO)}$         | Frequency error (12) (13)                  | T <sub>A</sub> = 20°C to 70°C | -2%                                           | 0.25%  | 2%     |        |
| t <sub>(SXO)</sub>  | Start-up time <sup>(14)</sup>              |                               |                                               | 2.5    | 5      | ms     |
| LOW FREQUI          | ENCY OSCILLATOR                            | '                             | "                                             |        |        | 1      |
| f <sub>(LOSC)</sub> | Operating frequency                        |                               |                                               | 32.768 |        | kHz    |
|                     | Frequency error <sup>(13)</sup> (15)       |                               | -2.5%                                         | 0.25%  | 2.5%   |        |
| ,                   |                                            |                               |                                               |        |        | 1      |
| $f_{(LEIO)}$        | Frequency error (*)                        | $T_A = 20$ °C to $70$ °C      | -1.5%                                         | 0.25%  | 1.5%   |        |

- (4) Post-calibration performance and no I/O changes during conversion with SRN as the ground reference
- (5) Uncalibrated performance. This gain error can be eliminated with external calibration.
- (6) The A/D input is a switched-capacitor input. Since the input is switched, the effective input resistance is a measure of the average resistance.
- (7) Post-calibration performance
- (8) Reference voltage for the coulomb counter is typically  $V_{ret}/3.969$  at  $V_{(REG25)} = 2.5$  V,  $T_A = 25$ °C.
- (9) Uncalibrated performance. This gain error can be eliminated with external calibration.
- (10) The CC input is a switched capacitor input. Since the input is switched, the effective input resistance is a measure of the average resistance.
- (11) -53.7 LSB/°C
- (12) The frequency error is measured from 4.194 MHz.
- (13) The frequency drift is included and measured from the trimmed frequency at  $V_{(REG25)} = 2.5V$ ,  $T_A = 25$ °C.
- (14) The startup time is defined as the time it takes for the oscillator output frequency to be  $\pm 3\%$ .
- (15) The frequency error is measured from 32.768 kHz.

# DATA FLASH CHARACTERISTICS (Over Recommended Operating Temperature and Supply Voltage)

Typical Values at  $T_A = 25$ °C and  $V_{(REG25)} = 2.5$  V (unless otherwise noted)



# DATA FLASH CHARACTERISTICS (Over Recommended Operating Temperature and Supply Voltage) (continued)

Typical Values at  $T_A = 25^{\circ}C$  and  $V_{(REG25)} = 2.5 \text{ V}$  (unless otherwise noted)

|                          | PARAMETER                           | TEST CONDITIONS                                                    | MIN | TYP  | MAX  | UNIT   |  |
|--------------------------|-------------------------------------|--------------------------------------------------------------------|-----|------|------|--------|--|
|                          | Data retention                      |                                                                    | 10  |      |      | Years  |  |
|                          | Flash programming write-cycles      |                                                                    | 20k |      |      | Cycles |  |
| t <sub>(ROWPROG)</sub>   | Row programming time                | See <sup>(1)</sup>                                                 |     |      | 2    | ms     |  |
| t <sub>(MASSERASE)</sub> | Mass-erase time                     |                                                                    |     |      | 200  | ms     |  |
| t <sub>(PAGEERASE)</sub> | Page-erase time                     |                                                                    |     |      | 20   | ms     |  |
| I <sub>(DDPROG)</sub>    | Flash-write supply current          |                                                                    |     | 5    | 10   | mA     |  |
| I <sub>(DDERASE)</sub>   | Flash-erase supply current          |                                                                    |     | 5    | 10   | mA     |  |
| RAM BACK                 | JP                                  |                                                                    |     |      |      |        |  |
|                          | DD data retention input surrent     | $V_{(RBI)} > V_{(RBI)MIN}$ , $V_{REG25} < V_{IT-}$ , $T_A = 85$ °C |     | 1000 | 2500 | ^      |  |
| I <sub>(RB)</sub>        | RB data-retention input current     | $V_{(RBI)} > V_{(RBI)MIN}$ , $V_{REG25} < V_{IT-}$ , $T_A = 25$ °C |     | 90   | 220  | - nA   |  |
| V <sub>(RB)</sub>        | RB data-retention input voltage (1) |                                                                    | 1.7 |      |      | V      |  |

<sup>(1)</sup> Specified by design. Not production tested.

#### **SMBUS TIMING CHARACTERISTICS**

 $T_A = -40$ °C to 85°C Typical Values at  $T_A = 25$ °C and  $V_{REG25} = 2.5$  V (Unless Otherwise Noted)

|                         | PARAMETER                                              | TEST CONDITIONS                        | MIN | TYP  | MAX  | UNIT |
|-------------------------|--------------------------------------------------------|----------------------------------------|-----|------|------|------|
| f <sub>(SMB)</sub>      | SMBus operating frequency                              | SLAVE mode, SMBC 50% duty cycle        | 10  |      | 100  | kHz  |
| f <sub>(MAS)</sub>      | SMBus master clock frequency                           | MASTER mode, No clock low slave extend |     | 51.2 |      | kHz  |
| t <sub>(BUF)</sub>      | Bus free time between start and stop (see Figure 1)    |                                        | 4.7 |      |      | μs   |
| t <sub>(HD:STA)</sub>   | Hold time after (repeated) start (see Figure 1)        |                                        | 4   |      |      | μs   |
| t <sub>(SU:STA)</sub>   | Repeated start setup time (see Figure 1)               |                                        | 4.7 |      |      | μs   |
| t <sub>(SU:STO)</sub>   | Stop setup time (see Figure 1)                         |                                        | 4   |      |      | μs   |
| t <sub>(HD:DAT)</sub>   | Data hald time (and Figure 4)                          | RECEIVE mode                           | 0   |      |      | ns   |
|                         | Data hold time (see Figure 1)                          | TRANSMIT mode                          | 300 |      |      |      |
| t <sub>(SU:DAT)</sub>   | Data setup time (see Figure 1)                         |                                        | 250 |      |      | ns   |
| t <sub>(TIMEOUT)</sub>  | Error signal/detect (see Figure 1)                     | See (1)                                | 25  |      | 35   | μs   |
| t <sub>(LOW)</sub>      | Clock low period (see Figure 1)                        |                                        | 4.7 |      |      | μs   |
| t <sub>(HIGH)</sub>     | Clock high period (see Figure 1)                       | See (2)                                | 4   |      | 50   | μs   |
| t <sub>(LOW:SEXT)</sub> | Cumulative clock low slave extend time                 | See (3)                                |     |      | 25   | μs   |
| t <sub>(LOW:MEXT)</sub> | Cumulative clock low master extend time (see Figure 1) | See (4)                                |     |      | 10   | μs   |
| t <sub>f</sub>          | Clock/data fall time                                   | See (5)                                |     |      | 300  | ns   |
| t <sub>r</sub>          | Clock/data rise time                                   | See <sup>(6)</sup>                     |     |      | 1000 | ns   |

Product Folder Links: bq20z95

 <sup>(1)</sup> The bq20z95 times out when any clock low exceeds t<sub>(TIMEOUT)</sub>.
 (2) t<sub>(HIGH)</sub>, Max, is the minimum bus idle time. SMBC = SMBD = 1 for t > 50 ms causes reset of any transaction involving bq20z95 that is in progress. This specification is valid when the NC\_SMB control bit remains in the default cleared state (CLK[0]=0).

 $t_{(LOW:SEXT)}$  is the cumulative time a slave device is allowed to extend the clock cycles in one message from initial start to the stop.

t(LOW:MEXT) is the cumulative time a master device is allowed to extend the clock cycles in one message from initial start to the stop.

Rise time  $t_r = VILMAX - 0.15$ ) to (VIHMIN + 0.15)

Fall time  $t_f = 0.9V_{DD}$  to (VILMAX - 0.15)





A. SCLKACK is the acknowledge-related clock pulse generated by the master.

Figure 1. SMBus Timing Diagram



#### **FEATURE SET**

# **Primary (1st Level) Safety Features**

The bq20z95 supports a wide range of battery and system protection features that can easily be configured. The primary safety features include:

- Cell over/undervoltage protection
- · Charge and discharge overcurrent
- Short circuit
- Charge and discharge overtemperature
- AFE watchdog

# Secondary (2nd Level) Safety Features

The secondary safety features of the bq20z95 can be used to indicate more serious faults via the SAFE (pin 7). This pin can be used to blow an in-line fuse to permanently disable the battery pack from charging or discharging. The secondary safety protection features include:

- Safety overvoltage
- · Safety overcurrent in Charge and Discharge
- · Safety overtemperature in Charge and Discharge
- Charge FET and 0-V Charge FET fault
- Discharge FET fault
- · AFE communication fault

# **Charge Control Features**

The bg20z95 charge control features include:

- Reports the appropriate charging current needed for constant current charging and the appropriate charging voltage needed for constant voltage charging to a smart charger using SMBus broadcasts.
- Determines the chemical state of charge of each battery cell using Impedance Track and can reduce the charge difference of the battery cells in fully charged state of the battery pack gradually using cell balancing algorithm during charging. This prevents fully charged cells from overcharging and causing excessive degradation and also increases the usable pack energy by preventing premature charge termination
- · Supports pre-charging/zero-volt charging
- Support fast charging
- Supports charge inhibit and charge suspend if battery pack temperature is out of temperature range
- Reports charging fault and also indicate charge status via charge and discharge alarms.

#### **Gas Gauging**

The bq20z95 uses the Impedance Track technology to measure and calculate the available charge in battery cells. The achievable accuracy is better than 1% error over the lifetime of the battery and there is no full charge discharge learning cycle required.

See Theory and Implementation of Impedance Track Battery Fuel-Gauging Algorithm application note (SLUA364) for further details.

#### **Authentication**

The bq20z95 supports authentication by the host using SHA-1.

Copyright © 2007–2013, Texas Instruments Incorporated



#### **Power Modes**

The bg20z95 supports three power modes to reduce power consumption:

- In NORMAL mode, the bq20z95 performs measurements, calculations, protection decisions and data updates in 1-s intervals. Between these intervals, the bq20z95 is in a reduced power stage.
- In SLEEP mode, the bq20z95 performs measurements, calculations, protection decisions, and data updates in adjustable time intervals. Between these intervals, the bq20z95 is in a reduced power stage. The bq20z95 has a wake function that enables exit from SLEEP mode when current flow or failure is detected.
- In SHUTDOWN mode the bq20z95 is completely disabled.

#### **CONFIGURATION**

#### **Oscillator Function**

The bq20z95 fully integrates the system oscillators. Therefore, the bq20z95 requires no external components for this feature.

#### **System Present Operation**

The bq20z95 checks the  $\overline{PRES}$  pin periodically (1s). If  $\overline{PRES}$  input is pulled to ground by external system, the bq20z95 detects this as system present.

#### **BATTERY PARAMETER MEASUREMENTS**

The bq20z95 uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement, and a second delta-sigma ADC for individual cell and battery voltage and temperature measurement.

#### **Charge and Discharge Counting**

The integrating delta-sigma ADC measures the charge/discharge flow of the battery by measuring the voltage drop across a small-value sense resistor between the SR1 and SR2 pins. The integrating ADC measures bipolar signals from -0.25 V to 0.25 V. The bq20z95 detects charge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is positive and discharge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is negative. The bq20z95 continuously integrates the signal over time, using an internal counter. The fundamental rate of the counter is 0.65 nVh.

#### Voltage

The bq20z95 updates the individual series cell voltages at 1-s intervals. The internal ADC of the bq20z95 measures the voltage, and scales and calibrates it appropriately. This data is also used to calculate the impedance of the cell for the Impedance Track gas-gauging.

#### Current

The bq20z95 uses the SRP and SRN inputs to measure and calculate the battery charge and discharge current using a 5-m $\Omega$  to 20-m $\Omega$  typ. sense resistor.

#### **Auto Calibration**

The bq20z95 provides an auto-calibration feature to cancel the voltage offset error across SRN and SRP for maximum charge measurement accuracy. The bq20z95 performs auto-calibration when the SMBus lines stay low continuously for a minimum of 5 s.

#### **Temperature**

The bq20z95 has an internal temperature sensor and two external temperature sensor inputs TS1 and TS2 used in conjunction with two identical NTC thermistors (default are Semitec 103AT) to sense the battery environmental temperature. The bq20z95 can be configured to use internal or up to two external temperature sensors.

Product Folder Links: bq20z95



#### **COMMUNICATIONS**

The bq20z95 uses SMBus v1.1 with MASTER mode and package error checking (PEC) options per the SBS specification.

#### **SMBus On and Off State**

The bq20z95 detects an SMBus off state when SMBC and SMBD are logic-low for  $\geq$  2 seconds. Clearing this state requires either SMBC or SMBD to transition high. Within 1 ms, the communication bus is available.

# **SBS Commands**

#### **Table 2. SBS COMMANDS**

| SBS<br>Cmd | Mode | Name                   | Format       | Size in<br>Bytes | Min<br>Value | Max<br>Value | Default<br>Value     | Unit             |
|------------|------|------------------------|--------------|------------------|--------------|--------------|----------------------|------------------|
| 0x00       | R/W  | ManufacturerAccess     | hex          | 2                | 0x0000       | 0xffff       | _                    |                  |
| 0x01       | R/W  | RemainingCapacityAlarm | unsigned int | 2                | 0            | 65535        | _                    | mAh or<br>10 mWh |
| 0x02       | R/W  | RemainingTimeAlarm     | unsigned int | 2                | 0            | 65535        | _                    | min              |
| 0x03       | R/W  | BatteryMode            | hex          | 2                | 0x0000       | 0xffff       | _                    |                  |
| 0x04       | R/W  | AtRate                 | signed int   | 2                | -32768       | 32767        | _                    | mA or 10<br>mW   |
| 0x05       | R    | AtRateTimeToFull       | unsigned int | 2                | 0            | 65535        | _                    | min              |
| 0x06       | R    | AtRateTimeToEmpty      | unsigned int | 2                | 0            | 65535        | _                    | min              |
| 0x07       | R    | AtRateOK               | unsigned int | 2                | 0            | 65535        | _                    |                  |
| 0x08       | R    | Temperature            | unsigned int | 2                | 0            | 65535        | _                    | 0.1°K            |
| 0x09       | R    | Voltage                | unsigned int | 2                | 0            | 20000        | _                    | mV               |
| 0x0a       | R    | Current                | signed int   | 2                | -32768       | 32767        | _                    | mA               |
| 0x0b       | R    | AverageCurrent         | signed int   | 2                | -32768       | 32767        | _                    | mA               |
| 0x0c       | R    | MaxError               | unsigned int | 1                | 0            | 100          | _                    | %                |
| 0x0d       | R    | RelativeStateOfCharge  | unsigned int | 1                | 0            | 100          | _                    | %                |
| 0x0e       | R    | AbsoluteStateOfCharge  | unsigned int | 1                | 0            | 100          | _                    | %                |
| 0x0f       | R/W  | RemainingCapacity      | unsigned int | 2                | 0            | 65535        | _                    | mAh or<br>10 mWh |
| 0x10       | R    | FullChargeCapacity     | unsigned int | 2                | 0            | 65535        | _                    | mAh or<br>10 mWh |
| 0x11       | R    | RunTimeToEmpty         | unsigned int | 2                | 0            | 65535        | _                    | min              |
| 0x12       | R    | AverageTimeToEmpty     | unsigned int | 2                | 0            | 65535        | _                    | min              |
| 0x13       | R    | AverageTimeToFull      | unsigned int | 2                | 0            | 65535        | _                    | min              |
| 0x14       | R    | ChargingCurrent        | unsigned int | 2                | 0            | 65535        | _                    | mA               |
| 0x15       | R    | ChargingVoltage        | unsigned int | 2                | 0            | 65535        | _                    | mV               |
| 0x16       | R    | BatteryStatus          | unsigned int | 2                | 0x0000       | 0xffff       | _                    |                  |
| 0x17       | R/W  | CycleCount             | unsigned int | 2                | 0            | 65535        | _                    |                  |
| 0x18       | R/W  | DesignCapacity         | unsigned int | 2                | 0            | 65535        | _                    | mAh or<br>10 mWh |
| 0x19       | R/W  | DesignVoltage          | unsigned int | 2                | 7000         | 16000        | 14400                | mV               |
| 0x1a       | R/W  | SpecificationInfo      | unsigned int | 2                | 0x0000       | 0xffff       | 0x0031               |                  |
| 0x1b       | R/W  | ManufactureDate        | unsigned int | 2                | 0            | 65535        | 0                    |                  |
| 0x1c       | R/W  | SerialNumber           | hex          | 2                | 0x0000       | 0xffff       | 0x0001               |                  |
| 0x20       | R/W  | ManufacturerName       | String       | 11+1             | _            | _            | Texas<br>Instruments | ASCII            |
| 0x21       | R/W  | DeviceName             | String       | 7+1              | _            | _            | bq20z95              | ASCII            |
| 0x22       | R/W  | DeviceChemistry        | String       | 4+1              |              | _            | LION                 | ASCII            |
| 0x23       | R    | ManufacturerData       | String       | 14+1             | _            | _            | _                    | ASCII            |

Product Folder Links: bq20z95



# Table 2. SBS COMMANDS (continued)

| SBS<br>Cmd | Mode | Name         | Format       | Size in<br>Bytes | Min<br>Value | Max<br>Value | Default<br>Value | Unit  |
|------------|------|--------------|--------------|------------------|--------------|--------------|------------------|-------|
| 0x2f       | R/W  | Authenticate | String       | 20+1             | _            | _            | _                | ASCII |
| 0x3c       | R    | CellVoltage4 | unsigned int | 2                | 0            | 65535        | _                | mV    |
| 0x3d       | R    | CellVoltage3 | unsigned int | 2                | 0            | 65535        | _                | mV    |
| 0x3e       | R    | CellVoltage2 | unsigned int | 2                | 0            | 65535        | _                | mV    |
| 0x3f       | R    | CellVoltage1 | unsigned int | 2                | 0            | 65535        | _                | mV    |

#### **Table 3. EXTENDED SBS COMMANDS**

| SBS<br>Cmd | Mode | Name                   | Format       | Size in<br>Bytes | Min Value  | Max Value  | Default<br>Value | Unit  |
|------------|------|------------------------|--------------|------------------|------------|------------|------------------|-------|
| 0x45       | R    | AFEData                | String       | 11+1             | _          | _          | _                | ASCII |
| 0x46       | R/W  | FETControl             | hex          | 1                | 0x00       | 0xff       | _                |       |
| 0x4f       | R    | StateOfHealth          | unsigned int | 1                | 0          | 100        | _                | %     |
| 0x51       | R    | SafetyStatus           | hex          | 2                | 0x0000     | 0xffff     | _                |       |
| 0x53       | R    | PFStatus               | hex          | 2                | 0x0000     | 0xffff     | _                |       |
| 0x54       | R    | OperationStatus        | hex          | 2                | 0x0000     | 0xffff     | _                |       |
| 0x55       | R    | ChargingStatus         | hex          | 2                | 0x0000     | Oxffff     | _                |       |
| 0x57       | R    | ResetData              | hex          | 2                | 0x0000     | Oxffff     | _                |       |
| 0x5a       | R    | PackVoltage            | unsigned int | 2                | 0          | 65535      | _                | mV    |
| 0x5d       | R    | AverageVoltage         | unsigned int | 2                | 0          | 65535      | _                | mV    |
| 0x60       | R/W  | UnSealKey              | hex          | 4                | 0x00000000 | 0xffffffff | _                |       |
| 0x61       | R/W  | FullAccessKey          | hex          | 4                | 0x00000000 | 0xffffffff | _                |       |
| 0x62       | R/W  | PFKey                  | hex          | 4                | 0x00000000 | 0xffffffff | _                |       |
| 0x63       | R/W  | AuthenKey3             | hex          | 4                | 0x00000000 | 0xffffffff | _                |       |
| 0x64       | R/W  | AuthenKey2             | hex          | 4                | 0x00000000 | 0xffffffff | _                |       |
| 0x65       | R/W  | AuthenKey1             | hex          | 4                | 0x00000000 | 0xffffffff | _                |       |
| 0x66       | R/W  | AuthenKey0             | hex          | 4                | 0x00000000 | 0xffffffff | _                |       |
| 0x70       | R/W  | ManufacturerInfo       | String       | 31+1             | _          | _          | _                |       |
| 0x71       | R/W  | SenseResistor          | unsigned int | 2                | 0          | 65535      | _                | μΩ    |
| 0x77       | R/W  | DataFlashSubClassID    | hex          | 2                | 0x0000     | 0xffff     | _                |       |
| 0x78       | R/W  | DataFlashSubClassPage1 | hex          | 32               | _          | _          | _                |       |
| 0x79       | R/W  | DataFlashSubClassPage2 | hex          | 32               | _          | _          | _                |       |
| 0x7a       | R/W  | DataFlashSubClassPage3 | hex          | 32               | _          | _          | _                |       |
| 0x7b       | R/W  | DataFlashSubClassPage4 | hex          | 32               | _          | _          | _                |       |
| 0x7c       | R/W  | DataFlashSubClassPage5 | hex          | 32               | _          | _          | _                |       |
| 0x7d       | R/W  | DataFlashSubClassPage6 | hex          | 32               | _          | _          | _                |       |
| 0x7e       | R/W  | DataFlashSubClassPage7 | hex          | 32               | _          | _          | _                |       |
| 0x7f       | R/W  | DataFlashSubClassPage8 | hex          | 32               | _          | _          | _                |       |



# **Application Schematic**





# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |            |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| BQ20Z95DBT       | NRND       | TSSOP        | DBT                | 44   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 20Z95DBT                |         |
| BQ20Z95DBTR      | NRND       | TSSOP        | DBT                | 44   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 20Z95DBT                |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 29-Sep-2019

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ20Z95DBTR | TSSOP           | DBT                | 44 | 2000 | 330.0                    | 24.4                     | 6.8        | 11.7       | 1.6        | 12.0       | 24.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 29-Sep-2019



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ20Z95DBTR | TSSOP        | DBT             | 44   | 2000 | 350.0       | 350.0      | 43.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated