NN30320A

http://www.semicon.panasonic.co.jp/en/

## 3 A Synchronous DC-DC Step down Regulator $(V_{IN} = 4.5 \text{ V to } 28 \text{ V}, V_{OUT} = 0.75 \text{ V to } 5.5 \text{ V})$

#### **FEATURES**

- High-Speed Response DC-DC Step Down Regulator Circuit that employs Hysteretic Control System
- Two 20 mΩ (Typ) MOSFETs for High Efficiency at 3 A
- Skip (discontinuous) mode for Light Load Efficiency
- Maximum Output Current: 3 A
- Input Voltage Range: AV<sub>IN</sub> = 4.5 V to 28 V,  $PV_{IN} = 4.5 \text{ V to } 28 \text{ V}$
- Output Voltage Range: 0.75 V to 5.5 V
- Selectable Switching Frequency

: 210 kHz, 430 kHz, 650 kHz

- Adjustable Soft Start
- Low Operating and Standby Quiescent Current
- Power Good Indication for Output Over and Under Voltage
- Built-in Under Voltage Lockout (UVLO), Thermal Shut Down (TSD), Over Voltage Detection (OVD), Under Voltage Detection (UVD), Over Current Protection (OCP), Short Circuit Protection (SCP)
- 24 pin Plastic Quad Flat Non-leaded Package Heat Slug Down (QFN Type)

(Size: 4 mm × 4 mm × 0.7 mm, 0.5 mm pitch)

#### DESCRIPTION

NN30320A is a synchronous DC-DC Step down Regulator (1-ch) comprising of a Controller IC and two power MOSFETs and employs the hysteretic control system.

By this system, when load current changes suddenly, it responds at high speed and minimizes the changes of output voltage.

Since it is possible to use capacitors with small capacitance and it is unnecessary to add external parts for system phase compensation, this IC realizes downsizing of set and reducing in the number of external parts. Output voltage is adjustable by user. Maximum current is 3 A.

#### **APPLICATIONS**

High Current Distributed Power Systems such as

- HDDs (Hard Disk Drives)
- · SSDs (Solid State Drives)
- · PCs
- Game consoles
- Servers
- Security Cameras
- · Network TVs
- · Home Appliances
- · OA Equipment etc.

#### APPLICATION CIRCUIT EXAMPLE



Note: The application circuit is an example. The operation of the mass production set is not guaranteed. Sufficient evaluation and verification is required in the design of the mass production set. The Customer is fully responsible for the incorporation of the above illustrated application circuit in the design of the equipment.

#### **EFFICIENCY CURVE**



Condition:

 $V_{IN} = 12 \text{ V}, V_{OUT} \text{ Setting} = 1.05 \text{ V}, 1.2 \text{ V}, 1.8 \text{ V}, 3.3 \text{ V}, 5.0 \text{ V},$ Switching Frequency = 650 kHz, FCCM / Skip mode,

 $L_{O} = 1 \mu H, C_{O} = 44 \mu F (22 \mu F \times 2)$ 



NN30320A

#### ORDERING INFORMATION

| Order Number                              | Feature | Package     | Output Supply |
|-------------------------------------------|---------|-------------|---------------|
| NN30320A-VB1 Maximum Output Current : 3 A |         | 24 pin HQFN | Emboss Taping |

#### ABSOLUTE MAXIMUM RATINGS

| Parameter                      | Symbol                                | Rating                            | Unit | Notes    |
|--------------------------------|---------------------------------------|-----------------------------------|------|----------|
| Supply voltage                 | V <sub>IN</sub>                       | 30                                | V    | *1       |
| Operating free-air temperature | T <sub>opr</sub>                      | - 40 to + 85                      | °C   | *2       |
| Operating junction temperature | T <sub>j</sub>                        | - 40 to + 150                     | °C   | *2       |
| Storage temperature            | T <sub>stg</sub>                      | - 55 to + 150                     | °C   | *2       |
| Input Voltage Range            | $V_{MODE}, V_{FSEL}, V_{OUT}, V_{FB}$ | - 0.3 to (V <sub>REG</sub> + 0.3) | V    | *1<br>*3 |
|                                | V <sub>EN</sub>                       | - 0.3 to 6.0                      | V    | *1       |
| Outrot Valtage Banks           | $V_{PGOOD}$                           | - 0.3 to (V <sub>REG</sub> + 0.3) | V    | *1<br>*3 |
| Output Voltage Range           | V <sub>LX</sub>                       | - 0.3 to (V <sub>IN</sub> + 0.3)  | V    | *1<br>*4 |
| ESD                            | НВМ                                   | 2                                 | kV   |          |

Notes: This product may sustain permanent damage if subjected to conditions higher than the above stated absolute maximum rating. This rating is the maximum rating and device operating at this range is not guaranteed as it is higher than our stated recommended operating range.

When subjected under the absolute maximum rating for a long time, the reliability of the product may be affected.  $V_{IN}$  is voltage for AVIN, PVIN.  $V_{IN} = AV_{IN} = PV_{IN}$ .

Do not apply external currents and voltages to any pin not specifically mentioned.

- \*1 : The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.
- \*2 : Except for the power dissipation, operating ambient temperature, and storage temperature, all ratings are for  $T_a = 25$  °C.
- \*3 : ( $V_{REG}$  + 0.3) V must not exceed 6 V.
- \*4 : (V<sub>IN</sub> + 0.3) V must not exceed 30 V.

#### **POWER DISSIPATION RATING**

| Package                             | $\theta_{j-a}$ | $\theta_{	extsf{j-C}}$ | PD<br>(Ta = 25 °C) | PD<br>(Ta = 85 °C) | Notes |
|-------------------------------------|----------------|------------------------|--------------------|--------------------|-------|
| 24 pin Plastic Quad Flat Non-leaded | 59.7 °C / W    | 8.9 °C / W             | 2.094 W            | 1.088 W            | *1    |
| Package Heat Slug Down (QFN Type)   | 40.4 °C / W    | 7.1 °C / W             | 3.094 W            | 1.608 W            | *2    |

Notes: For the actual usage, please follow the power supply voltage, load and ambient temperature conditions to ensure that there is enough margin and the thermal design does not exceed the allowable value.

<sup>\*2:</sup>Glass Epoxy Substrate (4 Layers) [50 × 50 × 1.57 t (mm)]



## **CAUTION**

Although this IC has built-in ESD protection circuit, it may still sustain permanent damage if not handled properly. Therefore, proper ESD precautions are recommended to avoid electrostatic damage to the MOS gates.

#### RECOMMENDED OPERATING CONDITIONS

| Parameter            | Symbol             | Min   | Тур | Max                    | Unit | Notes |
|----------------------|--------------------|-------|-----|------------------------|------|-------|
| Supply voltage range | AV <sub>IN</sub>   | 4.5   | 12  | 28                     | V    | _     |
| Supply voltage range | PV <sub>IN</sub>   | 4.5   | 12  | 28                     | V    | _     |
|                      | V <sub>MODE</sub>  | - 0.3 |     | V <sub>REG</sub> + 0.3 | V    | *1    |
| Input Voltage Range  | $V_{FSEL}$         | - 0.3 |     | V <sub>REG</sub> + 0.3 | V    | *1    |
|                      | $V_{EN}$           | - 0.3 | _   | 5.0                    | V    | _     |
| Output Voltage Range | V <sub>PGOOD</sub> | - 0.3 | _   | V <sub>REG</sub> + 0.3 | V    | *1    |
| Output Voltage Kange | $V_{LX}$           | - 0.3 | _   | V <sub>IN</sub> + 0.3  | V    | *2    |

Notes: Voltage values, unless otherwise specified, are with respect to GND.

GND is voltage for AGND, PGND. AGND = PGND

 $V_{IN}$  is voltage for AVIN, PVIN.  $V_{IN} = AV_{IN} = PV_{IN}$ .

Do not apply external currents or voltages to any pin not specifically mentioned.

\*1 : ( $V_{REG}$  + 0.3) V must not exceed 6 V.

\*2 : ( $V_{\text{IN}}$  + 0.3) V must not exceed 30 V.

<sup>\*1:</sup>Glass Epoxy Substrate (4 Layers) [ $50 \times 50 \times 0.8 \text{ t (mm)}$ ]

#### **ELECTRICAL CHARACTERISTICS**

 $C_O$  = 22  $\mu F \times 2,\,L_O$  = 1  $\mu H,\,V_{OUT}$  Setting = 1.2 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 12 V, Switching Frequency = 650 kHz,  $V_{MODE}$  =  $V_{REG}$  (FCCM)

 $\rm T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

| Parameter                         | Cymphel         | Condition                                                                                                                                         |                        | Limits                 |                        | Linit | Note |  |
|-----------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|-------|------|--|
| Parameter                         | Symbol          | Symbol Condition                                                                                                                                  |                        | Тур                    | Max                    | Unit  | Note |  |
| Current Consumption               |                 |                                                                                                                                                   |                        |                        |                        |       |      |  |
| Consumption current at active     | lopr            | $V_{EN} = 5 \text{ V}, I_{OUT} = 0 \text{ A}$ $R_{FB1} = 1.5 \text{ k}\Omega$ $R_{FB2} = 1.5 \text{ k}\Omega$ $V_{MODE} = \text{GND}$ (Skip mode) | _                      | 650                    | 1000                   | μA    |      |  |
| Consumption current at standby    | Іѕтв            | $V_{EN} = 0 V$                                                                                                                                    | _                      | 2                      | 4                      | μA    | _    |  |
| Logic Pin Characteristics         | •               |                                                                                                                                                   |                        |                        |                        |       |      |  |
| EN pin Low level input voltage    | VENL            | _                                                                                                                                                 |                        | _                      | 0.3                    | V     | _    |  |
| EN pin High level input voltage   | VENH            | _                                                                                                                                                 | 1.5                    | _                      | 5.0                    | V     | _    |  |
| EN pin leak current               | IleakEN         | V <sub>EN</sub> = 5 V                                                                                                                             |                        | 6.25                   | 12.5                   | μΑ    | _    |  |
| MODE pin Low level input voltage  | VMDL            | _                                                                                                                                                 | _                      | _                      | V <sub>REG</sub> × 0.3 | V     | _    |  |
| MODE pin High level input voltage | VмDн            | _                                                                                                                                                 | V <sub>REG</sub> × 0.7 | _                      | V <sub>REG</sub>       | V     | _    |  |
| MODE pin leak current             | <b>I</b> leakMD | V <sub>MODE</sub> = 5 V                                                                                                                           | _                      | 25                     | 50                     | μΑ    | _    |  |
| FSEL pin Low level input voltage  | VFSL            | _                                                                                                                                                 | _                      | _                      | 0.3                    | V     | _    |  |
| FSEL pin High level input voltage | VFSH            | _                                                                                                                                                 | _                      | V <sub>REG</sub> – 0.1 | _                      | V     | *1   |  |
| FSEL pin leak current             | <b>I</b> leakFS | V <sub>FSEL</sub> = 5 V                                                                                                                           | _                      | 15.0                   | 25.0                   | μA    | _    |  |
| VREG Characteristics              |                 |                                                                                                                                                   |                        |                        |                        |       |      |  |
| Output voltage                    | VREG            | I <sub>VREG</sub> = 6 mA                                                                                                                          | 5.4                    | 5.7                    | 6.0                    | V     |      |  |
| Line regulation                   | VREGLIN         | $V_{REGLIN} = V_{REG} (V_{IN}=12 \text{ V})$ $-V_{REG} (V_{IN}=6 \text{ V})$ $I_{VREG}=6 \text{ mA}$                                              | _                      | _                      | 200                    | mV    | _    |  |
| Drop out voltage                  | VREGDO          | $V_{IN} = 4.5 \text{ V}$<br>$I_{VREG} = 6 \text{ mA}$                                                                                             | 4.11                   | _                      | _                      | V     | _    |  |

Note: \*1 : Typical design value

## **ELECTRICAL CHARACTERISTICS (Continued)**

 $C_O$  = 22  $\mu F \times$  2,  $L_O$  = 1  $\mu H,~V_{OUT}$  Setting = 1.2 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 12 V, Switching Frequency = 650 kHz,  $V_{MODE}$  =  $V_{REG}$  (FCCM)

 $\rm T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

|    | Parameter                                                     | Symbol             | Condition                        |            | Limits |       | Unit  | Note |
|----|---------------------------------------------------------------|--------------------|----------------------------------|------------|--------|-------|-------|------|
|    | Parameter                                                     |                    | Condition                        | Min        | Тур    | Max   | Offic | Note |
| VF | B Characteristics                                             |                    |                                  |            |        |       |       |      |
|    | VFB comparator threshold                                      | Vғвтн              | _                                | 0.594      | 0.600  | 0.606 | V     | _    |
|    | VFB pin leak current 1                                        | lleakF1            | $V_{FB} = 0 V$                   | <b>–</b> 1 | _      | 1     | μΑ    | -    |
|    | VFB pin leak current 2                                        | lleakF2            | V <sub>FB</sub> = 6 V            | <b>–</b> 1 | _      | 1     | μΑ    | _    |
| Ur | nder Voltage Lockout (UVLO)                                   |                    |                                  |            |        |       |       |      |
|    | UVLO detection voltage                                        | VUVLODE            | V <sub>IN</sub> = 5 V to 0 V     | 3.5        | 3.8    | 4.1   | V     |      |
|    | UVLO recover voltage                                          | Vuvlore            | V <sub>IN</sub> = 0 V to 5 V     | 3.9        | 4.2    | 4.5   | V     |      |
| PC | GOOD Characteristics                                          |                    |                                  |            |        |       |       |      |
|    | PGOOD Threshold 1<br>(V <sub>FB</sub> ratio for UVD detect)   | Vpguv              | V <sub>PGOOD</sub> : High to Low | 77         | 85     | 93    | %     | _    |
|    | PGOOD Hysteresis 1<br>(V <sub>FB</sub> ratio for UVD release) | $\Delta V_{PGUV}$  | V <sub>PGOOD</sub> : Low to High | 3.5        | 5.0    | 6.5   | %     |      |
|    | PGOOD Threshold 2<br>(V <sub>FB</sub> ratio for OVD detect)   | Vpgov              | V <sub>PGOOD</sub> : High to Low | 107        | 115    | 123   | %     |      |
|    | PGOOD Hysteresis 2<br>(V <sub>FB</sub> ratio for OVD release) | $\Delta V_{PGOV}$  | V <sub>PGOOD</sub> : Low to High | 3.5        | 5.0    | 6.5   | %     |      |
|    | PGOOD ON resistance                                           | R <sub>PGOOD</sub> | _                                | _          | 10     | 15    | Ω     |      |

### **ELECTRICAL CHARACTERISTICS (Continued)**

 $C_O$  = 22  $\mu F \times 2$  ,  $L_O$  = 1  $\mu H,~V_{OUT}$  Setting = 1.2 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 12 V, Switching Frequency = 650 kHz,  $V_{MODE}$  =  $V_{REG}$  (FCCM)

 $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

|   | Parameter                               | Symbol            | Condition                                                                    |     | Limits |      | Unit        | Note |
|---|-----------------------------------------|-------------------|------------------------------------------------------------------------------|-----|--------|------|-------------|------|
|   | raiailletei                             |                   | Condition                                                                    | Min | Тур    | Max  | Ullit       | Note |
| D | C-DC Characteristics                    |                   |                                                                              |     |        |      |             |      |
|   | Line regulation                         | VLIN              | $V_{IN} = 6 \text{ V} \text{ to } 28 \text{ V}$<br>$I_{OUT} = 0.5 \text{ A}$ |     | 0.25   | 0.75 | %/V         | _    |
|   | Load regulation                         | VLOA              | $I_{OUT} = 10 \text{ mA to } 3 \text{ A}$                                    | _   | 3.5    | _    | %           | *1   |
|   | Output ripple voltage 1                 | V <sub>R1</sub>   | I <sub>OUT</sub> = 10 mA                                                     |     | 20     | _    | mV<br>[p-p] | *1   |
|   | Output ripple voltage 2                 | V <sub>R2</sub>   | I <sub>OUT</sub> = 1.5 A                                                     | _   | 20     | _    | mV<br>[p-p] | *1   |
|   | Load transient response 1               | $\Delta V_{TR1}$  | I <sub>OUT</sub> = 100 mA to 1.5 A<br>Δt = 0.5 A / μs                        |     | 20     | _    | mV          | *1   |
|   | Load transient response 2               | $\Delta V_{TR2}$  | I <sub>OUT</sub> = 1.5 A to 100 mA<br>Δt = 0.5 A / μs                        |     | 20     | _    | mV          | *1   |
|   | High Side Power MOSFET ON resistance    | Ronh              | V <sub>GS</sub> = 5.7 V                                                      | _   | 20     | 40   | mΩ          | _    |
|   | Low Side Power MOSFET<br>ON resistance  | Ronl              | V <sub>GS</sub> = 5.7 V                                                      | _   | 20     | 40   | mΩ          | _    |
|   | MIN input and output voltage difference | V <sub>diff</sub> | $V_{\text{diff}} = V_{\text{IN}} - V_{\text{OUT}}$                           |     | 2.5    | _    | V           | *1   |

Note: \*1 : Typical design value

### **ELECTRICAL CHARACTERISTICS (Continued)**

 $C_O$  = 22  $\mu F \times$  2,  $L_O$  = 1  $\mu H,~V_{OUT}$  Setting = 1.2 V,  $V_{IN}$  = AV $_{IN}$  = PV $_{IN}$  = 12 V, Switching Frequency = 650 kHz,  $V_{MODE}$  =  $V_{REG}$  (FCCM)

 $T_a$  = 25 °C  $\pm$  2 °C unless otherwise noted.

| Parameter                                   | Symbol              | Condition                        |     | Limits |     | Unit  | Note |
|---------------------------------------------|---------------------|----------------------------------|-----|--------|-----|-------|------|
| Farameter                                   | Symbol              | Condition                        | Min | Тур    | Max | Offic | Note |
| Protection                                  |                     |                                  |     |        |     |       |      |
| DC-DC Over Current Protection Limit         | Іьмт                | _                                |     | 4.5    | _   | А     | *1   |
| DC-DC Short Circuit<br>Protection Threshold | Ishort              | V <sub>FB</sub> = 0.6 V to 0.0 V | 50  | 60     | 70  | %     | _    |
| Thermal Shut Down (TSD) Threshold           | T <sub>TSDTH</sub>  | _                                |     | 130    | _   | °C    | *1   |
| Thermal Shut Down (TSD) Hysteresis          | T <sub>TSDHYS</sub> | _                                | l   | 34     | _   | °C    | *1   |
| Soft Start Timing                           |                     |                                  |     |        |     |       |      |
| SS Charge Current                           | Issch               | V <sub>SS</sub> = 0.3 V          | 1.1 | 2.3    | 3.5 | μΑ    | _    |
| SS Discharge Resistance (Shut down)         | Rssdch              | V <sub>EN</sub> = 0 V            |     | 5      | 10  | kΩ    | _    |
| Switching Frequency                         |                     |                                  |     |        |     |       |      |
| DC-DC Switching Frequency 1                 | fsw1                | I <sub>OUT</sub> = 1.5 A         | _   | 210    | _   | kHz   | *1   |
| DC-DC Switching Frequency 2                 | fsw2                | I <sub>OUT</sub> = 1.5 A         | _   | 430    | _   | kHz   | *1   |
| DC-DC Switching Frequency 3                 | fswз                | I <sub>OUT</sub> = 1.5 A         | _   | 650    | _   | kHz   | *1   |

Note: \*1 : Typical design value



#### PIN CONFIGURATION



#### **PIN FUNCTIONS**

| Pin No. | Pin name | Туре         | Description                                                                                                                                            |  |  |  |
|---------|----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1       |          |              | Power MOSFET output pin                                                                                                                                |  |  |  |
| 2       |          |              | An inductor is connected and switching operation is carried out                                                                                        |  |  |  |
| 3       | LX       | Output       | between V <sub>IN</sub> and GND.                                                                                                                       |  |  |  |
| 4       | LX       | Output       | Due to high current and large amplitude at this terminal, the parasitic inductance and impedance of the routing path                                   |  |  |  |
| 5       |          |              | can cause an increase in noise and a degradation in the efficiency.                                                                                    |  |  |  |
| 6       |          |              | Routing path should be kept as short as possible.                                                                                                      |  |  |  |
| 7       |          |              |                                                                                                                                                        |  |  |  |
| 8       | PGND     | Ground       | Ground pin for Power MOSFET                                                                                                                            |  |  |  |
| 9       |          |              |                                                                                                                                                        |  |  |  |
| 10      | MODE     | Input        | Skip (discontinuous) mode / FCCM (Forced Continuous Conduction Mode ) select pin Skip mode is set at Low level input, FCCM is set at High level input. |  |  |  |
| 11      | AOND     | 0            | One was during                                                                                                                                         |  |  |  |
| 20      | AGND     | Ground       | Ground pin                                                                                                                                             |  |  |  |
| 12      | AVIN     | Power supply | Power supply pin Recommended rise time ( time to reach 90 % of set value ) setting is greater than or equal to 10 µs and less than or equal to 1 s.    |  |  |  |
| 13      | FSEL     | Input        | Frequency selection pin This is set to 430 kHz at Low level input, 210 kHz at High level input, and 650 kHz at open.                                   |  |  |  |
| 14      | EN       | Input        | ON / OFF control pin DC-DC is stopped at Low level input, and it is started at High level input.                                                       |  |  |  |

Note: Detailed pin descriptions are provided in the OPERATION and APPLICATION INFORMATION section.

## **PIN FUNCTIONS (Continued)**

| Pin No. | Pin name | Type         | Description                                                                                                                                                                                                                                                                        |
|---------|----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      | VREG     | Output       | LDO output pin This is Output pin of Power supply (LDO) for internal control circuit. Please connect capacitor between VREG and GND.                                                                                                                                               |
| 16      | VFB      | Input        | Comparator negative input pin VFB terminal voltage is regulated to REF output (internal reference voltage). Since VFB is a high impedance terminal, it should not be routed near other noisy path (LX, BST, etc.) or an inductor Routing path should be kept as short as possible. |
| 17      | VOUT     | Input        | Output voltage sense pin Switching frequency is controlled by monitoring output voltage.                                                                                                                                                                                           |
| 18      | SS       | Output       | Soft start capacitor connect pin The output voltage at a start up is smoothly controlled by adjusting Soft Start time. Please connect capacitor between SS and GND.                                                                                                                |
| 19      | PGOOD    | Output       | Power good open drain pin A pull up resistor between PGOOD and VREG terminal is necessary. Output is low during Over or Under Voltage Detection conditions.                                                                                                                        |
| 21      | BST      | Output       | High side Power MOSFET gate driver pin Bootstrap operation is carried out in order to drive the gate voltage of High side Power MOSFET. Please connect a capacitor between BST and LX. Routing path should be kept as short as possible to minimize noise.                         |
| 22      |          | _            | Power supply pin for Power MOSFET                                                                                                                                                                                                                                                  |
| 23      | PVIN     | Power supply | Recommended rise time ( time to reach 90 % of set value ) setting is                                                                                                                                                                                                               |
| 24      |          | ouppi)       | greater than or equal to 10 µs and less than or equal to 1 s.                                                                                                                                                                                                                      |
| 25      | AGND     | Ground       | Ground pin for heat radiation                                                                                                                                                                                                                                                      |
| 26      | PVIN     | Power supply | Power supply pin for heat radiation                                                                                                                                                                                                                                                |
| 27      | LX       | Output       | Power MOSFET output pin for heat radiation                                                                                                                                                                                                                                         |

Note: Detailed pin descriptions are provided in the OPERATION and APPLICATION INFORMATION section.

#### **FUNCTIONAL BLOCK DIAGRAM**



Note: This block diagram is for explaining functions. Part of the block diagram may be omitted, or it may be simplified.



#### **OPERATION**

#### 1. Protection

- Over Current Protection (OCP) and Short Circuit Protection (SCP)
- 1) The Over Current Protection is activated at about 4.5 A (Typ). This device uses pulse by pulse valley current protection method. When the low side power MOSFET is turned on, the voltage across the drain and source is monitored which is proportional to the inductor current. The high side power MOSFET is only allowed to turn on when the current flowing in the low side power MOSFET falls below the OCP level. Hence, during the OCP, the output voltage continues to drop at the specified current. OCP is a non latch type protection.
- 2) The Short Circuit Protection function is implemented when the output voltage decreases and the VFB pin reaches to 60 % of the set voltage (0.6 V). If the VFB voltage stays below 60 % of the set voltage over 250 µs after SCP triggers, both high side and low side power MOSFET will be latched off and the output will be discharged by internal MOSFET. Power reset or EN pin reset is necessary to activate the device again.



Figure: OCP and SCP Operation

#### (2) Over Voltage Detection (OVD)

If the VFB pin voltage exceeds 115 % of the set voltage (0.6 V) and lasts more than 10 ns, Over Voltage Detection will be triggered and PGOOD pin will be pulled down. Furthermore, in an over voltage condition, high side power MOSFET is turned off to stop PWM operation, and low side power MOSFET is turned on and held on until the inductor current starts to flow back to the device (for both Skip mode and FCCM settings). If the VFB pin voltage drops below 110 % of the set voltage within 30 µs after Over Voltage Detection triggers, PGOOD pin will be pulled up again and PWM operation will resume. Otherwise, both high side and low side MOSFET will be latched off and the output will be discharged by internal MOSFET. Power reset or EN pin reset is necessary to activate the device again.



Figure: OVD Operation

#### (3) Output discharging function

When EN is low, the output is discharged by an internal MOSFET that is connected to VOUT pin.

When EN is high, if the controller is turned off by Under Voltage Lock Out, or the controller is latched off by Over Voltage Detection or Short Circuit Protection, the output is discharged by the above said internal MOSFET.

The on resistance of the internal MOSFET is 50  $\Omega$ .

#### 1. Protection (Continued)

#### (4) Under Voltage Detection (UVD)

During the operation, if the output voltage drops and the VFB pin voltage reaches 85 % of the set voltage (0.6 V), the MOSFET, the drain of which is connected to PGOOD pin, will turn on and pull the voltage of PGOOD to be low.

If the output voltage continues to drop and VFB pin voltage reaches 60 % of the set voltage (0.6 V), Short Circuit Protection (SCP) will be triggered. If the output voltage returns to 90 % of the set voltage (0.6 V) before triggering Short Circuit Protection, the MOSFET that is connected to PGOOD pin will turn off after 1 ms and PGOOD voltage will become logic high.



Figure: UVD Operation

#### (5) Thermal Shut Down (TSD)

Revised: 2018-01-16

When the IC internal temperature becomes more than about 130°C, TSD operates and DC-DC turns off.

#### 2. Pin Setting

#### (1) Operating mode setting

The IC can operate at two different modes:
Skip (discontinuous) mode and
Forced Continuous Conduction Mode (FCCM).
In Skip mode, the IC is working under pulse skipping mechanism to improve efficiency at light load condition.
In FCCM mode, the IC is working at fixed frequency to avoid EMI issues.

The operating mode can be set by MODE pin as follows.

|   | MODE pin | Mode      |
|---|----------|-----------|
| Г | Low      | Skip mode |
|   | High     | FCCM      |

#### (2) Switching Frequency Setting

The IC can operate at three different frequency: 650 kHz, 430 kHz and 210 kHz.

The Switching Frequency can be set by FSEL pin as follows.

| FSEL pin | Frequency [kHz] |
|----------|-----------------|
| Low      | 430             |
| High     | 210             |
| Open     | 650             |

Page 12 of 32 Established : 2015-02-05



### **OPERATION (Continued)**

#### 3. Output Voltage Setting

The Output Voltage can be set by external resistance of VFB pin, and its calculation is as follows.



Below resistors are recommended for following popular output voltage.

| V <sub>OUT</sub> [V] | R <sub>FB1</sub> [Ω] | $R_{FB2}\left[\Omega\right]$ |
|----------------------|----------------------|------------------------------|
| 5.0                  | 11.0 k               | 1.5 k                        |
| 3.3                  | 4.5 k                | 1.0 k                        |
| 1.8                  | 2.0 k                | 1.0 k                        |
| 1.2                  | 1.5 k                | 1.5 k                        |
| 1.0                  | 1.0 k                | 1.5 k                        |

Note :  $R_{FB2}$  can be set to a maximum value of 10 k $\!\Omega.$  A larger  $R_{FB2}$  value will be more susceptible to noise.

VFB comparator threshold is adjusted to  $\pm$  1 %, but The actual output voltage accuracy becomes more than  $\pm$  1 % due to the influence from the circuits other than VFB comparator.

In the case of  $V_{\text{OUT}}$  setting = 3.3 V, the actual output voltage accuracy becomes  $\pm$  2.5 %.

(FCCM,  $V_{IN} = 12 \text{ V}$ ,  $I_{OUT} = 0 \text{ A}$ , Switching Frequency = 650 kHz)

#### 4. Soft Start Setting

Soft Start function maintains the smooth control of the output voltage during start up by adjusting soft start time. When the EN pin becomes High, the current (2  $\mu$ A) begin to charge toward the external capacitor (C<sub>SS</sub>) of SS pin, and the voltage of SS pin increases straightly.

Because the voltage of VFB pin is controlled by the voltage of SS pin during start up, the voltage of VFB increase straightly to the regulation voltage (0.6 V) together with the voltage of SS pin and keep the regulation voltage after that. On the other hand, the voltage of SS pin increase to about 2.8 V and keep the voltage. The calculation of Soft Start Time is as follows.

Soft Start Setting [s] = 
$$\frac{0.6}{2\mu} \times C_{SS}$$

C<sub>SS</sub>: External capacitor value of SS pin



Figure: Soft Start Operation

### **OPERATION (Continued)**

#### 5. Start Up / Shut Down Settings

The Start up / Shut down is enabled by the EN pin. The EN pin can be set by either applying voltage from an external voltage source or through a resistor connected to the AVIN pin.

Case 1 : Setting up the EN pin using an external voltage source. When an external voltage source is used, the EN pin input voltage  $(V_{\text{ENH}}, V_{\text{ENL}})$  should satisfy the conditions as defined in the electrical characteristics.



Figure: Internal circuit with EN pin

Case 2 : Setting up the EN pin through a resistor connected to AVIN pin. When setting up the EN pin through a resistor connected to the AVIN pin, refer to equations (1) and (2) to calculate the optimal resistor settings.

#### [Equation]

(1): 
$$R_{EN1} > \frac{AV_{IN} - Vd}{Id}$$
  
(2):  $R_{EN1} < \frac{(AV_{IN} - V_{ENH}) \times R_{EN2}}{V_{ENH}}$ 

#### [Example]

(1): 
$$R_{EN1} > \frac{12 \text{ V} - 6 \text{ V}}{100 \,\mu\text{A}} = 60 \text{ k}\Omega$$

(2): 
$$R_{EN1} < \frac{(12 \text{ V} - 5 \text{ V}) \times 400 \text{ k}\Omega}{5 \text{ V}} = 560 \text{ k}\Omega$$



Figure: Internal circuit with EN pin

### **OPERATION (Continued)**

#### 6. Power ON / OFF Sequence

- (1) When the EN pin is set to High after the V<sub>IN</sub> settles, the BGR and the VREG start up. (Recommended V<sub>IN</sub> rise time setting is greater than or equal to 10 μs and less than or equal to 1 s.)
- (2) When the VREG pin exceeds its threshold value, the UVLO is released and the Soft Start Sequence is enabled.
  - The capacitor connected to the SS pin begins to charge and the SS pin voltage increases linearly.
- (3) The VOUT pin (DC-DC Output) voltage increases at the same rate as the SS pin. Normal operation begins after the VOUT pin reaches the set voltage.
- (4) When the EN pin is set to Low, the BGR, VREG and UVLO stop operation. The VOUT pin / SS pin Voltage starts to drop and the VOUT pin discharge time depends on the value of the Feedback resistors and the output load current.

Note: The SS pin capacitor should be discharged completely before restarting the startup sequence.

An incomplete discharge process might result in an overshoot of the output voltage.



Figure: Power ON / OFF Sequence

Page 15 of 32

### **OPERATION (Continued)**

#### 7. Inductor and Output Capacitor Setting





Given the desired input and output voltages, the inductor value and operating frequency determine the ripple current.

$$\Delta IL = \frac{Eo \cdot (Ei - Eo)}{Ei \cdot Lo \cdot f}$$

$$Iox = \frac{\Delta IL}{2}$$

Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a trade off among component size, efficiency and operating frequency. A reasonable starting point is to choose a ripple current that is about 40 % of  $I_O$  (Max). The largest ripple current occurs at the highest Ei. To guarantee that ripple current does not exceed a specified maximum, the inductance should be chosen according to:

$$Lo \ge \frac{Eo \cdot (Ei - Eo)}{2Ei \cdot Iox \cdot f}$$
 @ Ei = Ei\_max

And its maximum current rating is

$$IL_{\text{max}} = \text{Io}_{\text{max}} + \frac{\Delta IL}{2}$$
 @ Ei = Ei\_max

The selection of  $C_{\rm O}$  is primarily determined by the ESR ( $R_{\rm C}$ ) required to minimize voltage ripple and load transients. The output ripple  $V_{\rm RPL}$  is approximately bounded by:

$$Vrpl = Vop - Vob = Ei \cdot \frac{Co \cdot Rc^{2}}{2Lo} + \frac{\Delta IL}{8Co \cdot f}$$
$$= Ei \cdot \frac{Co \cdot Rc^{2}}{2Lo} + \frac{Eo \cdot (Ei - Eo)}{8Ei \cdot Lo \cdot Co \cdot f^{2}}$$

From the above equation, to achieve desired output ripple, low ESR ceramic capacitors are recommended, and its required RMS current rating is:

$$Ic(rms)_max = \frac{\Delta IL}{2\sqrt{3}}$$
 @ Ei = Ei\_max



#### TYPICAL CHARACTERISTICS CURVES

#### 1. Output Ripple Voltage

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 650 kHz, Skip mode,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)









## **TYPICAL CHARACTERISTICS CURVES (Continued)**

#### 1. Output Ripple Voltage (Continued)

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 650 kHz, FCCM,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)











#### 2. Load transient response

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz,  $I_{OUT}$  = 10 mA to 3 A (0.5 A /  $\mu$ s),  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)



Time (500us/div)



Time (100us/div)

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V, Switching Frequency = 430 kHz,  $I_{OUT}$  = 10 mA to 3 A (0.15 A /  $\mu$ s),  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)



Time (500us/div)



Page 19 of 32



#### 3. Efficiency

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.05 V / 1.2 V / 1.8 V / 3.3 V / 5.0 V, Switching Frequency = 430 kHz,  $L_O = 1 \mu H$ ,  $C_O = 44 \mu F$  (22  $\mu F$  x 2)



Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V / 1.2 V / 1.8 V / 3.3 V / 5.0 V, Switching Frequency = 650 kHz,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)



Page 20 of 32

## **TYPICAL CHARACTERISTICS CURVES (Continued)**

#### 4. Load Regulation

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)





Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 650 kHz,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)





#### 5. Line Regulation

Condition :  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz,  $I_{OUT}$  = 1.5 A,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)







#### 6. Start / Shut Down

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz, Skip mode,  $I_{OUT}$  = 0 A,  $I_{OUT}$  = 1  $\mu$ H,  $I_{OUT}$  = 44  $I_{OUT}$  = 0 A,  $I_{OUT}$  = 1  $I_{OUT}$ 





Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz, FCCM,  $I_{OUT}$  = 0 A,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)





Page 23 of 32



#### 6. Start / Shut Down (Continued)

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz, Skip mode,  $R_{LOAD}$  = 0.5  $\Omega$ ,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)





Condition : V<sub>IN</sub> = 12 V, V<sub>OUT</sub> Setting = 1.2 V, Switching Frequency = 430 kHz, FCCM, R<sub>LOAD</sub> = 0.5  $\Omega$ , L<sub>O</sub> = 1  $\mu$ H, C<sub>O</sub> = 44  $\mu$ F (22  $\mu$ F x 2)





Page 24 of 32

#### 7. Short Circuit Protection

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)





Time (10 ms/div)



#### 8. Switching Frequency

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz,  $I_{OUT}$  = 10 mA to 3 A,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)





Condition :  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz,  $I_{OUT}$  = 3 A,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)





Page 26 of 32

#### 9. Thermal Performance

Condition :  $V_{IN}$  = 12 V,  $V_{OUT}$  Setting = 1.2 V, Switching Frequency = 430 kHz, FCCM,  $I_{OUT}$  = 3 A,  $L_O$  = 1  $\mu$ H,  $C_O$  = 44  $\mu$ F (22  $\mu$ F x 2)



Page 27 of 32

#### **APPLICATIONS INFORMATION**

#### 1. Evaluation Board Information

Condition: V<sub>OUT</sub> Setting = 1.2 V, Switching Frequency = 650 kHz, Skip mode









Figure Bottom Layer with silk screen (Bottom View) with Evaluation board

Note: The application circuit diagram and layout diagram explained in this section, should be used as reference examples. The operation of the mass production set is not guaranteed. Sufficient evaluation and verification is required in the design of the mass production set. The Customer is fully responsible for the incorporation of the above illustrated application circuit and the information attached with it, in the design of the equipment.

#### **APPLICATIONS INFORMATION (Continued)**

#### 2. Layout Recommendations

Board layout considerations are necessary for stable operation of the DC-DC regulator. The following precautions must be used when designing the board layout.

- (a) The Input capacitor C<sub>IN</sub> must be placed in such a way that the distance between PVIN and PGND is minimum, in order to suppress the switching noise. Stray inductance and impedance should be reduced as indicated by loop (1) in the figure below.
- (b) A single point ground connection (2) must be used to connect PGND and AGND to improve operation stability.
- (c) Output current line I<sub>OUT</sub> and the output sense line VOUT must have small common impedance to reduce output load variations. Output sense line VOUT must be close to the output condenser C<sub>O</sub> as indicated by (3) below.
- (d) Power Loss and output ripple voltage can be reduced by placing the inductor L<sub>O</sub> and output capacitor C<sub>O</sub> such that the stray inductance and the impedance of loop (4) is minimum. This is realized by:
  - i) Minimizing distance between inductor L<sub>O</sub> and LX pin.
  - ii) Reducing distance between output capacitor  $C_O$  and (2) / (3)
- (e) Thick lines in the application circuit example represent lines with large current flow. These lines should be designed as thick as possible.
- (f) VFB / SS / VREG lines should be placed far away from LX line, BST line and inductor L<sub>O</sub> to reduce the effects of switching noise. These lines should be designed as short as possible. This is especially true for the VFB line, which is a high impedance line.
- (g)  $R_{FB1}$  /  $R_{FB2}$  should also be placed as far away as possible from LX line, BST line and inductor  $L_O$  to minimize the effects of switching noise.  $R_{FB1}$  /  $R_{FB2}$  should be placed close to the VFB pin.
- (h) LX / BST lines are noisy lines. They should be designed as short as possible.



Figure: Application circuit diagram

Note: The application circuit diagram and layout diagram explained in this section, should be used as reference examples. The operation of the mass production set is not guaranteed. Sufficient evaluation and verification is required in the design of the mass production set. The Customer is fully responsible for the incorporation of the above illustrated application circuit and the information attached with it, in the design of the equipment.

## **APPLICATIONS INFORMATION (Continued)**

#### 3. Recommended component

| Reference<br>Designator | QTY | Value  | Manufacturer | Part Number        | Note                                      |
|-------------------------|-----|--------|--------------|--------------------|-------------------------------------------|
| C-AVIN1                 | 2   | 10 μF  | TAIYO YUDEN  | UMK325AB7106MM-T   | _                                         |
| C-AVIN2                 | 1   | 0.1 µF | Murata       | GRM188R72A104KA35L | _                                         |
| C-BST                   | 1   | 0.1 μF | Murata       | GRM188R72A104KA35L | _                                         |
| C-DCDCOUT               | 2   | 22 µF  | Murata       | GRM32ER71E226KE15L | _                                         |
| C-PVIN5                 | 2   | 10 μF  | TAIYO YUDEN  | UMK325AB7106MM-T   | _                                         |
| C-PVIN6                 | 1   | 0.1 μF | Murata       | GRM188R72A104KA35L | _                                         |
| C-SS                    | 1   | 10 nF  | Murata       | GRM188R72A103KA01L | _                                         |
| C-VREG                  | 1   | 1.0 µF | Murata       | GRM188R71E105KA12L | _                                         |
| L-LX                    | 1   | 1.0 µH | Panasonic    | ETQP3W1R0WFN       | FSEL :<br>GND (430 kHz)<br>OPEN (650 kHz) |
|                         |     | 4.7 μH | Panasonic    | ETQP3W4R7WFN       | FSEL :<br>VREG (210 kHz)                  |
| R-FB1                   | 1   | 1.5 kΩ | Panasonic    | ERJ3EKF1501V       | _                                         |
| R-FB2                   | 1   | 0 Ω    | Panasonic    | ERJ3GEY0R00V       |                                           |
| R-FB3                   | 1   | 1.5 kΩ | Panasonic    | ERJ3EKF1501V       | _                                         |
| R-FB4                   | 1   | 0 Ω    | Panasonic    | ERJ3GEY0R00V       |                                           |
| R-PG                    | 1   | 100 kΩ | Panasonic    | ERJ3EKF1003V       | _                                         |

#### PACKAGE INFORMATION

#### **Outline Drawing**



Page 31 of 32

NN30320A

#### IMPORTANT NOTICE

- 1. When using the IC for new models, verify the safety including the long-term reliability for each product.
- 2. When the application system is designed by using this IC, please confirm the notes in this book. Please read the notes to descriptions and the usage notes in the book.
- 3. This IC is intended to be used for general electronic equipment.

Consult our sales staff in advance for information on the following applications: Special applications in which exceptional quality and reliability are required, or if the failure or malfunction of this IC may directly jeopardize life or harm the human body. Any applications other than the standard applications intended.

- (1) Space appliance (such as artificial satellite, and rocket)
- (2) Traffic control equipment (such as for automotive, airplane, train, and ship)
- (3) Medical equipment for life support
- (4) Submarine transponder
- (5) Control equipment for power plant
- (6) Disaster prevention and security device
- (7) Weapon
- (8) Others: Applications of which reliability equivalent to (1) to (7) is required

Our company shall not be held responsible for any damage incurred as a result of or in connection with the IC being used for any special application, unless our company agrees to the use of such special application.

However, for the IC which we designate as products for automotive use, it is possible to be used for automotive.

- 4. This IC is neither designed nor intended for use in automotive applications or environments unless the IC is designated by our company to be used in automotive applications.
  - Our company shall not be held responsible for any damage incurred by customers or any third party as a result of or in connection with the IC being used in automotive application, unless our company agrees to such application in this book.
- 5. Please use this IC in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Our company shall not be held responsible for any damage incurred as a result of our IC being used by our customers, not complying with the applicable laws and regulations.
- 6. Pay attention to the direction of the IC. When mounting it in the wrong direction onto the PCB (printed-circuit-board), it might be damaged.
- 7. Pay attention in the PCB (printed-circuit-board) pattern layout in order to prevent damage due to short circuit between pins. In addition, refer to the Pin Description for the pin configuration.
- 8. Perform visual inspection on the PCB before applying power, otherwise damage might happen due to problems such as solder-bridge between the pins of the IC. Also, perform full technical verification on the assembly quality, because the same damage possibly can happen due to conductive substances, such as solder ball, that adhere to the IC during transportation.
- 9. Take notice in the use of this IC that it might be damaged when an abnormal state occurs such as output pin-VCC short (Power supply fault), output pin-GND short (Ground fault), or output-to-output-pin short (load short). Safety measures such as installation of fuses are recommended because the extent of the above-mentioned damage will depend on the current capability of the power supply.
- 10. The protection circuit is for maintaining safety against abnormal operation. Therefore, the protection circuit should not work during normal operation.
  - Especially for the thermal protection circuit, if the area of safe operation or the absolute maximum rating is momentarily exceeded due to output pin to VCC short (Power supply fault), or output pin to GND short (Ground fault), the IC might be damaged before the thermal protection circuit could operate.
- 11. Unless specified in the product specifications, make sure that negative voltage or excessive voltage are not applied to the pins because the IC might be damaged, which could happen due to negative voltage or excessive voltage generated during the ON and OFF timing when the inductive load of a motor coil or actuator coils of optical pick-up is being driven.
- 12. Product which has specified ASO (Area of Safe Operation) should be operated in ASO
- 13. Verify the risks which might be caused by the malfunctions of external components.
- 14. Connect the metallic plates (fins) on the back side of the IC with their respective potentials (AGND, PVIN, LX). The thermal resistance and the electrical characteristics are guaranteed only when the metallic plates (fins) are connected with their respective potentials.

# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information de-scribed in this book.
- (3) The products described in this book are intended to be used for general applications (such as office equipment, communications equipment, measuring instruments and household appliances), or for specific applications as expressly stated in this book.
  - Please consult with our sales staff in advance for information on the following applications, moreover please exchange documents separately on terms of use etc.: Special applications (such as for in-vehicle equipment, airplanes, aerospace, automotive equipment, traffic signaling equipment, combustion equipment, medical equipment and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Unless exchanging documents on terms of use etc. in advance, it is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the products described in this book for any special application.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  Even when the products are used within the guaranteed values, take into the consideration of incidence of break down
  - and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. We do not guarantee quality for disassembled products or the product re-mounted after removing from the mounting board. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) When reselling products described in this book to other companies without our permission and receiving any claim of request from the resale destination, please understand that customers will bear the burden.
- (8) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.